2018-03-02 15:31:10 +03:00
|
|
|
/*
|
2018-04-10 03:29:01 +03:00
|
|
|
* RISC-V CPU helpers for qemu.
|
2018-03-02 15:31:10 +03:00
|
|
|
*
|
|
|
|
* Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
|
|
|
|
* Copyright (c) 2017-2018 SiFive, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "qemu/log.h"
|
2019-10-09 01:04:18 +03:00
|
|
|
#include "qemu/main-loop.h"
|
2018-03-02 15:31:10 +03:00
|
|
|
#include "cpu.h"
|
2023-04-12 14:43:15 +03:00
|
|
|
#include "internals.h"
|
2022-08-25 01:16:59 +03:00
|
|
|
#include "pmu.h"
|
2018-03-02 15:31:10 +03:00
|
|
|
#include "exec/exec-all.h"
|
2022-06-30 09:11:49 +03:00
|
|
|
#include "instmap.h"
|
2020-01-01 14:23:00 +03:00
|
|
|
#include "tcg/tcg-op.h"
|
2019-03-16 04:21:12 +03:00
|
|
|
#include "trace.h"
|
2021-03-05 16:54:49 +03:00
|
|
|
#include "semihosting/common-semi.h"
|
2022-10-13 09:29:43 +03:00
|
|
|
#include "sysemu/cpu-timers.h"
|
2022-08-25 01:16:59 +03:00
|
|
|
#include "cpu_bits.h"
|
2022-10-13 09:29:43 +03:00
|
|
|
#include "debug.h"
|
2023-03-28 04:32:36 +03:00
|
|
|
#include "tcg/oversized-guest.h"
|
2018-03-02 15:31:10 +03:00
|
|
|
|
|
|
|
int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
return 0;
|
|
|
|
#else
|
2023-04-12 14:43:24 +03:00
|
|
|
bool virt = env->virt_enabled;
|
|
|
|
int mode = env->priv;
|
2023-04-12 14:43:15 +03:00
|
|
|
|
|
|
|
/* All priv -> mmu_idx mapping are here */
|
2023-04-12 14:43:24 +03:00
|
|
|
if (!ifetch) {
|
2023-04-12 14:43:25 +03:00
|
|
|
uint64_t status = env->mstatus;
|
|
|
|
|
|
|
|
if (mode == PRV_M && get_field(status, MSTATUS_MPRV)) {
|
2023-04-12 14:43:24 +03:00
|
|
|
mode = get_field(env->mstatus, MSTATUS_MPP);
|
2023-06-03 16:42:34 +03:00
|
|
|
virt = get_field(env->mstatus, MSTATUS_MPV) &&
|
|
|
|
(mode != PRV_M);
|
2023-04-12 14:43:25 +03:00
|
|
|
if (virt) {
|
|
|
|
status = env->vsstatus;
|
|
|
|
}
|
2023-04-12 14:43:24 +03:00
|
|
|
}
|
2023-04-12 14:43:25 +03:00
|
|
|
if (mode == PRV_S && get_field(status, MSTATUS_SUM)) {
|
2023-04-12 14:43:24 +03:00
|
|
|
mode = MMUIdx_S_SUM;
|
|
|
|
}
|
2023-04-12 14:43:15 +03:00
|
|
|
}
|
2023-04-12 14:43:24 +03:00
|
|
|
|
|
|
|
return mode | (virt ? MMU_2STAGE_BIT : 0);
|
2018-03-02 15:31:10 +03:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2023-06-21 16:56:24 +03:00
|
|
|
void cpu_get_tb_cpu_state(CPURISCVState *env, vaddr *pc,
|
|
|
|
uint64_t *cs_base, uint32_t *pflags)
|
2021-10-20 06:16:55 +03:00
|
|
|
{
|
2023-10-09 15:48:25 +03:00
|
|
|
RISCVCPU *cpu = env_archcpu(env);
|
2023-04-12 14:43:12 +03:00
|
|
|
RISCVExtStatus fs, vs;
|
2021-10-20 06:16:55 +03:00
|
|
|
uint32_t flags = 0;
|
|
|
|
|
2022-01-20 15:20:33 +03:00
|
|
|
*pc = env->xl == MXL_RV32 ? env->pc & UINT32_MAX : env->pc;
|
2021-10-20 06:16:55 +03:00
|
|
|
*cs_base = 0;
|
|
|
|
|
2023-02-15 05:05:33 +03:00
|
|
|
if (cpu->cfg.ext_zve32f) {
|
2021-12-10 10:56:12 +03:00
|
|
|
/*
|
|
|
|
* If env->vl equals to VLMAX, we can use generic vector operation
|
|
|
|
* expanders (GVEC) to accerlate the vector operations.
|
|
|
|
* However, as LMUL could be a fractional number. The maximum
|
|
|
|
* vector size can be operated might be less than 8 bytes,
|
|
|
|
* which is not supported by GVEC. So we set vl_eq_vlmax flag to true
|
|
|
|
* only when maxsz >= 8 bytes.
|
|
|
|
*/
|
2023-02-10 15:38:36 +03:00
|
|
|
uint32_t vlmax = vext_get_vlmax(cpu, env->vtype);
|
2021-12-10 10:56:12 +03:00
|
|
|
uint32_t sew = FIELD_EX64(env->vtype, VTYPE, VSEW);
|
|
|
|
uint32_t maxsz = vlmax << sew;
|
|
|
|
bool vl_eq_vlmax = (env->vstart == 0) && (vlmax == env->vl) &&
|
|
|
|
(maxsz >= 8);
|
2022-01-20 15:20:42 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, VILL, env->vill);
|
2021-12-10 10:56:12 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, SEW, sew);
|
2021-10-20 06:16:55 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, LMUL,
|
2023-04-05 11:58:11 +03:00
|
|
|
FIELD_EX64(env->vtype, VTYPE, VLMUL));
|
2021-10-20 06:16:55 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, VL_EQ_VLMAX, vl_eq_vlmax);
|
2022-06-06 09:16:16 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, VTA,
|
2023-04-05 11:58:11 +03:00
|
|
|
FIELD_EX64(env->vtype, VTYPE, VTA));
|
2022-06-20 09:51:02 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, VMA,
|
2023-04-05 11:58:11 +03:00
|
|
|
FIELD_EX64(env->vtype, VTYPE, VMA));
|
2023-04-12 14:43:13 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, VSTART_EQ_ZERO, env->vstart == 0);
|
2021-10-20 06:16:55 +03:00
|
|
|
} else {
|
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, VILL, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_USER_ONLY
|
2023-04-12 14:43:12 +03:00
|
|
|
fs = EXT_STATUS_DIRTY;
|
|
|
|
vs = EXT_STATUS_DIRTY;
|
2021-10-20 06:16:55 +03:00
|
|
|
#else
|
2023-04-12 14:43:14 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, PRIV, env->priv);
|
|
|
|
|
2021-10-20 06:16:55 +03:00
|
|
|
flags |= cpu_mmu_index(env, 0);
|
2023-04-12 14:43:12 +03:00
|
|
|
fs = get_field(env->mstatus, MSTATUS_FS);
|
|
|
|
vs = get_field(env->mstatus, MSTATUS_VS);
|
2021-12-10 10:55:49 +03:00
|
|
|
|
2023-04-12 14:43:18 +03:00
|
|
|
if (env->virt_enabled) {
|
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, VIRT_ENABLED, 1);
|
|
|
|
/*
|
|
|
|
* Merge DISABLED and !DIRTY states using MIN.
|
|
|
|
* We will set both fields when dirtying.
|
|
|
|
*/
|
|
|
|
fs = MIN(fs, get_field(env->mstatus_hs, MSTATUS_FS));
|
|
|
|
vs = MIN(vs, get_field(env->mstatus_hs, MSTATUS_VS));
|
2021-10-20 06:16:55 +03:00
|
|
|
}
|
2023-04-12 14:43:18 +03:00
|
|
|
|
2023-05-18 20:50:57 +03:00
|
|
|
/* With Zfinx, floating point is enabled/disabled by Smstateen. */
|
|
|
|
if (!riscv_has_ext(env, RVF)) {
|
|
|
|
fs = (smstateen_acc_ok(env, 0, SMSTATEEN0_FCSR) == RISCV_EXCP_NONE)
|
|
|
|
? EXT_STATUS_DIRTY : EXT_STATUS_DISABLED;
|
|
|
|
}
|
|
|
|
|
2023-02-22 21:51:59 +03:00
|
|
|
if (cpu->cfg.debug && !icount_enabled()) {
|
2022-10-13 09:29:46 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, ITRIGGER, env->itrigger_enabled);
|
2022-10-13 09:29:43 +03:00
|
|
|
}
|
2021-10-20 06:16:55 +03:00
|
|
|
#endif
|
|
|
|
|
2023-04-12 14:43:12 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, FS, fs);
|
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, VS, vs);
|
2022-01-20 15:20:32 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, XL, env->xl);
|
2023-06-14 06:25:46 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, AXL, cpu_address_xl(env));
|
2023-06-10 12:46:51 +03:00
|
|
|
if (env->cur_pmmask != 0) {
|
2022-01-20 15:20:41 +03:00
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, PM_MASK_ENABLED, 1);
|
|
|
|
}
|
|
|
|
if (env->cur_pmbase != 0) {
|
|
|
|
flags = FIELD_DP32(flags, TB_FLAGS, PM_BASE_ENABLED, 1);
|
|
|
|
}
|
2021-10-20 06:16:59 +03:00
|
|
|
|
2021-10-20 06:16:55 +03:00
|
|
|
*pflags = flags;
|
|
|
|
}
|
|
|
|
|
2022-01-20 15:20:38 +03:00
|
|
|
void riscv_cpu_update_mask(CPURISCVState *env)
|
|
|
|
{
|
2023-06-10 12:46:51 +03:00
|
|
|
target_ulong mask = 0, base = 0;
|
2023-06-14 06:25:47 +03:00
|
|
|
RISCVMXL xl = env->xl;
|
2022-01-20 15:20:38 +03:00
|
|
|
/*
|
|
|
|
* TODO: Current RVJ spec does not specify
|
|
|
|
* how the extension interacts with XLEN.
|
|
|
|
*/
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
2023-06-14 06:25:47 +03:00
|
|
|
int mode = cpu_address_mode(env);
|
|
|
|
xl = cpu_get_xl(env, mode);
|
2022-01-20 15:20:38 +03:00
|
|
|
if (riscv_has_ext(env, RVJ)) {
|
2023-06-14 06:25:47 +03:00
|
|
|
switch (mode) {
|
2022-01-20 15:20:38 +03:00
|
|
|
case PRV_M:
|
|
|
|
if (env->mmte & M_PM_ENABLE) {
|
|
|
|
mask = env->mpmmask;
|
|
|
|
base = env->mpmbase;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case PRV_S:
|
|
|
|
if (env->mmte & S_PM_ENABLE) {
|
|
|
|
mask = env->spmmask;
|
|
|
|
base = env->spmbase;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case PRV_U:
|
|
|
|
if (env->mmte & U_PM_ENABLE) {
|
|
|
|
mask = env->upmmask;
|
|
|
|
base = env->upmbase;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
2023-06-14 06:25:47 +03:00
|
|
|
if (xl == MXL_RV32) {
|
2022-01-20 15:20:38 +03:00
|
|
|
env->cur_pmmask = mask & UINT32_MAX;
|
|
|
|
env->cur_pmbase = base & UINT32_MAX;
|
|
|
|
} else {
|
|
|
|
env->cur_pmmask = mask;
|
|
|
|
env->cur_pmbase = base;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-03-02 15:31:10 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2022-02-04 20:46:45 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The HS-mode is allowed to configure priority only for the
|
|
|
|
* following VS-mode local interrupts:
|
|
|
|
*
|
|
|
|
* 0 (Reserved interrupt, reads as zero)
|
|
|
|
* 1 Supervisor software interrupt
|
|
|
|
* 4 (Reserved interrupt, reads as zero)
|
|
|
|
* 5 Supervisor timer interrupt
|
|
|
|
* 8 (Reserved interrupt, reads as zero)
|
|
|
|
* 13 (Reserved interrupt)
|
|
|
|
* 14 "
|
|
|
|
* 15 "
|
|
|
|
* 16 "
|
2022-06-16 06:15:43 +03:00
|
|
|
* 17 "
|
|
|
|
* 18 "
|
|
|
|
* 19 "
|
|
|
|
* 20 "
|
|
|
|
* 21 "
|
2022-02-04 20:46:45 +03:00
|
|
|
* 22 "
|
2022-06-16 06:15:43 +03:00
|
|
|
* 23 "
|
2022-02-04 20:46:45 +03:00
|
|
|
*/
|
|
|
|
|
|
|
|
static const int hviprio_index2irq[] = {
|
2022-06-16 06:15:43 +03:00
|
|
|
0, 1, 4, 5, 8, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23 };
|
2022-02-04 20:46:45 +03:00
|
|
|
static const int hviprio_index2rdzero[] = {
|
|
|
|
1, 0, 1, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 };
|
|
|
|
|
|
|
|
int riscv_cpu_hviprio_index2irq(int index, int *out_irq, int *out_rdzero)
|
2018-03-02 15:31:10 +03:00
|
|
|
{
|
2022-02-04 20:46:45 +03:00
|
|
|
if (index < 0 || ARRAY_SIZE(hviprio_index2irq) <= index) {
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2020-02-01 04:02:23 +03:00
|
|
|
|
2022-02-04 20:46:45 +03:00
|
|
|
if (out_irq) {
|
|
|
|
*out_irq = hviprio_index2irq[index];
|
|
|
|
}
|
2020-02-01 04:02:23 +03:00
|
|
|
|
2022-02-04 20:46:45 +03:00
|
|
|
if (out_rdzero) {
|
|
|
|
*out_rdzero = hviprio_index2rdzero[index];
|
|
|
|
}
|
2022-02-04 20:46:39 +03:00
|
|
|
|
2022-02-04 20:46:45 +03:00
|
|
|
return 0;
|
|
|
|
}
|
2020-02-01 04:02:23 +03:00
|
|
|
|
2022-02-04 20:46:45 +03:00
|
|
|
/*
|
|
|
|
* Default priorities of local interrupts are defined in the
|
|
|
|
* RISC-V Advanced Interrupt Architecture specification.
|
|
|
|
*
|
|
|
|
* ----------------------------------------------------------------
|
|
|
|
* Default |
|
|
|
|
* Priority | Major Interrupt Numbers
|
|
|
|
* ----------------------------------------------------------------
|
2022-06-16 06:15:43 +03:00
|
|
|
* Highest | 47, 23, 46, 45, 22, 44,
|
|
|
|
* | 43, 21, 42, 41, 20, 40
|
2022-02-04 20:46:45 +03:00
|
|
|
* |
|
|
|
|
* | 11 (0b), 3 (03), 7 (07)
|
|
|
|
* | 9 (09), 1 (01), 5 (05)
|
|
|
|
* | 12 (0c)
|
|
|
|
* | 10 (0a), 2 (02), 6 (06)
|
|
|
|
* |
|
2022-06-16 06:15:43 +03:00
|
|
|
* | 39, 19, 38, 37, 18, 36,
|
|
|
|
* Lowest | 35, 17, 34, 33, 16, 32
|
2022-02-04 20:46:45 +03:00
|
|
|
* ----------------------------------------------------------------
|
|
|
|
*/
|
|
|
|
static const uint8_t default_iprio[64] = {
|
2023-04-05 11:58:11 +03:00
|
|
|
/* Custom interrupts 48 to 63 */
|
|
|
|
[63] = IPRIO_MMAXIPRIO,
|
|
|
|
[62] = IPRIO_MMAXIPRIO,
|
|
|
|
[61] = IPRIO_MMAXIPRIO,
|
|
|
|
[60] = IPRIO_MMAXIPRIO,
|
|
|
|
[59] = IPRIO_MMAXIPRIO,
|
|
|
|
[58] = IPRIO_MMAXIPRIO,
|
|
|
|
[57] = IPRIO_MMAXIPRIO,
|
|
|
|
[56] = IPRIO_MMAXIPRIO,
|
|
|
|
[55] = IPRIO_MMAXIPRIO,
|
|
|
|
[54] = IPRIO_MMAXIPRIO,
|
|
|
|
[53] = IPRIO_MMAXIPRIO,
|
|
|
|
[52] = IPRIO_MMAXIPRIO,
|
|
|
|
[51] = IPRIO_MMAXIPRIO,
|
|
|
|
[50] = IPRIO_MMAXIPRIO,
|
|
|
|
[49] = IPRIO_MMAXIPRIO,
|
|
|
|
[48] = IPRIO_MMAXIPRIO,
|
|
|
|
|
|
|
|
/* Custom interrupts 24 to 31 */
|
|
|
|
[31] = IPRIO_MMAXIPRIO,
|
|
|
|
[30] = IPRIO_MMAXIPRIO,
|
|
|
|
[29] = IPRIO_MMAXIPRIO,
|
|
|
|
[28] = IPRIO_MMAXIPRIO,
|
|
|
|
[27] = IPRIO_MMAXIPRIO,
|
|
|
|
[26] = IPRIO_MMAXIPRIO,
|
|
|
|
[25] = IPRIO_MMAXIPRIO,
|
|
|
|
[24] = IPRIO_MMAXIPRIO,
|
|
|
|
|
|
|
|
[47] = IPRIO_DEFAULT_UPPER,
|
|
|
|
[23] = IPRIO_DEFAULT_UPPER + 1,
|
|
|
|
[46] = IPRIO_DEFAULT_UPPER + 2,
|
|
|
|
[45] = IPRIO_DEFAULT_UPPER + 3,
|
|
|
|
[22] = IPRIO_DEFAULT_UPPER + 4,
|
|
|
|
[44] = IPRIO_DEFAULT_UPPER + 5,
|
|
|
|
|
|
|
|
[43] = IPRIO_DEFAULT_UPPER + 6,
|
|
|
|
[21] = IPRIO_DEFAULT_UPPER + 7,
|
|
|
|
[42] = IPRIO_DEFAULT_UPPER + 8,
|
|
|
|
[41] = IPRIO_DEFAULT_UPPER + 9,
|
|
|
|
[20] = IPRIO_DEFAULT_UPPER + 10,
|
|
|
|
[40] = IPRIO_DEFAULT_UPPER + 11,
|
|
|
|
|
|
|
|
[11] = IPRIO_DEFAULT_M,
|
|
|
|
[3] = IPRIO_DEFAULT_M + 1,
|
|
|
|
[7] = IPRIO_DEFAULT_M + 2,
|
|
|
|
|
|
|
|
[9] = IPRIO_DEFAULT_S,
|
|
|
|
[1] = IPRIO_DEFAULT_S + 1,
|
|
|
|
[5] = IPRIO_DEFAULT_S + 2,
|
|
|
|
|
|
|
|
[12] = IPRIO_DEFAULT_SGEXT,
|
|
|
|
|
|
|
|
[10] = IPRIO_DEFAULT_VS,
|
|
|
|
[2] = IPRIO_DEFAULT_VS + 1,
|
|
|
|
[6] = IPRIO_DEFAULT_VS + 2,
|
|
|
|
|
|
|
|
[39] = IPRIO_DEFAULT_LOWER,
|
|
|
|
[19] = IPRIO_DEFAULT_LOWER + 1,
|
|
|
|
[38] = IPRIO_DEFAULT_LOWER + 2,
|
|
|
|
[37] = IPRIO_DEFAULT_LOWER + 3,
|
|
|
|
[18] = IPRIO_DEFAULT_LOWER + 4,
|
|
|
|
[36] = IPRIO_DEFAULT_LOWER + 5,
|
|
|
|
|
|
|
|
[35] = IPRIO_DEFAULT_LOWER + 6,
|
|
|
|
[17] = IPRIO_DEFAULT_LOWER + 7,
|
|
|
|
[34] = IPRIO_DEFAULT_LOWER + 8,
|
|
|
|
[33] = IPRIO_DEFAULT_LOWER + 9,
|
|
|
|
[16] = IPRIO_DEFAULT_LOWER + 10,
|
|
|
|
[32] = IPRIO_DEFAULT_LOWER + 11,
|
2022-02-04 20:46:45 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
uint8_t riscv_cpu_default_priority(int irq)
|
|
|
|
{
|
|
|
|
if (irq < 0 || irq > 63) {
|
|
|
|
return IPRIO_MMAXIPRIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
return default_iprio[irq] ? default_iprio[irq] : IPRIO_MMAXIPRIO;
|
|
|
|
};
|
|
|
|
|
|
|
|
static int riscv_cpu_pending_to_irq(CPURISCVState *env,
|
|
|
|
int extirq, unsigned int extirq_def_prio,
|
|
|
|
uint64_t pending, uint8_t *iprio)
|
|
|
|
{
|
|
|
|
int irq, best_irq = RISCV_EXCP_NONE;
|
|
|
|
unsigned int prio, best_prio = UINT_MAX;
|
|
|
|
|
|
|
|
if (!pending) {
|
|
|
|
return RISCV_EXCP_NONE;
|
|
|
|
}
|
|
|
|
|
|
|
|
irq = ctz64(pending);
|
2023-03-09 10:13:26 +03:00
|
|
|
if (!((extirq == IRQ_M_EXT) ? riscv_cpu_cfg(env)->ext_smaia :
|
|
|
|
riscv_cpu_cfg(env)->ext_ssaia)) {
|
2022-02-04 20:46:45 +03:00
|
|
|
return irq;
|
|
|
|
}
|
|
|
|
|
|
|
|
pending = pending >> irq;
|
|
|
|
while (pending) {
|
|
|
|
prio = iprio[irq];
|
|
|
|
if (!prio) {
|
|
|
|
if (irq == extirq) {
|
|
|
|
prio = extirq_def_prio;
|
|
|
|
} else {
|
|
|
|
prio = (riscv_cpu_default_priority(irq) < extirq_def_prio) ?
|
|
|
|
1 : IPRIO_MMAXIPRIO;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if ((pending & 0x1) && (prio <= best_prio)) {
|
|
|
|
best_irq = irq;
|
|
|
|
best_prio = prio;
|
|
|
|
}
|
|
|
|
irq++;
|
|
|
|
pending = pending >> 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return best_irq;
|
|
|
|
}
|
|
|
|
|
2023-10-16 14:17:35 +03:00
|
|
|
/*
|
2023-10-16 14:17:36 +03:00
|
|
|
* Doesn't report interrupts inserted using mvip from M-mode firmware or
|
|
|
|
* using hvip bits 13:63 from HS-mode. Those are returned in
|
|
|
|
* riscv_cpu_sirq_pending() and riscv_cpu_vsirq_pending().
|
2023-10-16 14:17:35 +03:00
|
|
|
*/
|
2022-06-01 00:05:44 +03:00
|
|
|
uint64_t riscv_cpu_all_pending(CPURISCVState *env)
|
2022-02-04 20:46:45 +03:00
|
|
|
{
|
|
|
|
uint32_t gein = get_field(env->hstatus, HSTATUS_VGEIN);
|
|
|
|
uint64_t vsgein = (env->hgeip & (1ULL << gein)) ? MIP_VSEIP : 0;
|
2022-08-25 01:13:57 +03:00
|
|
|
uint64_t vstip = (env->vstime_irq) ? MIP_VSTIP : 0;
|
2022-02-04 20:46:45 +03:00
|
|
|
|
2022-08-25 01:13:57 +03:00
|
|
|
return (env->mip | vsgein | vstip) & env->mie;
|
2022-02-04 20:46:45 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
int riscv_cpu_mirq_pending(CPURISCVState *env)
|
|
|
|
{
|
|
|
|
uint64_t irqs = riscv_cpu_all_pending(env) & ~env->mideleg &
|
|
|
|
~(MIP_SGEIP | MIP_VSSIP | MIP_VSTIP | MIP_VSEIP);
|
|
|
|
|
|
|
|
return riscv_cpu_pending_to_irq(env, IRQ_M_EXT, IPRIO_DEFAULT_M,
|
|
|
|
irqs, env->miprio);
|
|
|
|
}
|
|
|
|
|
|
|
|
int riscv_cpu_sirq_pending(CPURISCVState *env)
|
|
|
|
{
|
|
|
|
uint64_t irqs = riscv_cpu_all_pending(env) & env->mideleg &
|
|
|
|
~(MIP_VSSIP | MIP_VSTIP | MIP_VSEIP);
|
2023-10-16 14:17:35 +03:00
|
|
|
uint64_t irqs_f = env->mvip & env->mvien & ~env->mideleg & env->sie;
|
2022-02-04 20:46:45 +03:00
|
|
|
|
|
|
|
return riscv_cpu_pending_to_irq(env, IRQ_S_EXT, IPRIO_DEFAULT_S,
|
2023-10-16 14:17:35 +03:00
|
|
|
irqs | irqs_f, env->siprio);
|
2022-02-04 20:46:45 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
int riscv_cpu_vsirq_pending(CPURISCVState *env)
|
|
|
|
{
|
2023-10-16 14:17:36 +03:00
|
|
|
uint64_t irqs = riscv_cpu_all_pending(env) & env->mideleg & env->hideleg;
|
|
|
|
uint64_t irqs_f_vs = env->hvip & env->hvien & ~env->hideleg & env->vsie;
|
|
|
|
uint64_t vsbits;
|
|
|
|
|
|
|
|
/* Bring VS-level bits to correct position */
|
|
|
|
vsbits = irqs & VS_MODE_INTERRUPTS;
|
|
|
|
irqs &= ~VS_MODE_INTERRUPTS;
|
|
|
|
irqs |= vsbits >> 1;
|
2022-02-04 20:46:45 +03:00
|
|
|
|
|
|
|
return riscv_cpu_pending_to_irq(env, IRQ_S_EXT, IPRIO_DEFAULT_S,
|
2023-10-16 14:17:36 +03:00
|
|
|
(irqs | irqs_f_vs), env->hviprio);
|
2022-02-04 20:46:45 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static int riscv_cpu_local_irq_pending(CPURISCVState *env)
|
|
|
|
{
|
2023-10-16 14:17:36 +03:00
|
|
|
uint64_t irqs, pending, mie, hsie, vsie, irqs_f, irqs_f_vs;
|
|
|
|
uint64_t vsbits, irq_delegated;
|
2022-02-04 20:46:45 +03:00
|
|
|
int virq;
|
|
|
|
|
|
|
|
/* Determine interrupt enable state of all privilege modes */
|
2023-04-05 11:58:10 +03:00
|
|
|
if (env->virt_enabled) {
|
2022-02-04 20:46:45 +03:00
|
|
|
mie = 1;
|
|
|
|
hsie = 1;
|
|
|
|
vsie = (env->priv < PRV_S) ||
|
|
|
|
(env->priv == PRV_S && get_field(env->mstatus, MSTATUS_SIE));
|
2018-03-02 15:31:10 +03:00
|
|
|
} else {
|
2022-02-04 20:46:45 +03:00
|
|
|
mie = (env->priv < PRV_M) ||
|
|
|
|
(env->priv == PRV_M && get_field(env->mstatus, MSTATUS_MIE));
|
|
|
|
hsie = (env->priv < PRV_S) ||
|
|
|
|
(env->priv == PRV_S && get_field(env->mstatus, MSTATUS_SIE));
|
|
|
|
vsie = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Determine all pending interrupts */
|
|
|
|
pending = riscv_cpu_all_pending(env);
|
|
|
|
|
|
|
|
/* Check M-mode interrupts */
|
|
|
|
irqs = pending & ~env->mideleg & -mie;
|
|
|
|
if (irqs) {
|
|
|
|
return riscv_cpu_pending_to_irq(env, IRQ_M_EXT, IPRIO_DEFAULT_M,
|
|
|
|
irqs, env->miprio);
|
|
|
|
}
|
|
|
|
|
2023-10-16 14:17:35 +03:00
|
|
|
/* Check for virtual S-mode interrupts. */
|
|
|
|
irqs_f = env->mvip & (env->mvien & ~env->mideleg) & env->sie;
|
|
|
|
|
2022-02-04 20:46:45 +03:00
|
|
|
/* Check HS-mode interrupts */
|
2023-10-16 14:17:35 +03:00
|
|
|
irqs = ((pending & env->mideleg & ~env->hideleg) | irqs_f) & -hsie;
|
2022-02-04 20:46:45 +03:00
|
|
|
if (irqs) {
|
|
|
|
return riscv_cpu_pending_to_irq(env, IRQ_S_EXT, IPRIO_DEFAULT_S,
|
|
|
|
irqs, env->siprio);
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
2022-02-04 20:46:45 +03:00
|
|
|
|
2023-10-16 14:17:36 +03:00
|
|
|
/* Check for virtual VS-mode interrupts. */
|
|
|
|
irqs_f_vs = env->hvip & env->hvien & ~env->hideleg & env->vsie;
|
|
|
|
|
2022-02-04 20:46:45 +03:00
|
|
|
/* Check VS-mode interrupts */
|
2023-10-16 14:17:36 +03:00
|
|
|
irq_delegated = pending & env->mideleg & env->hideleg;
|
|
|
|
|
|
|
|
/* Bring VS-level bits to correct position */
|
|
|
|
vsbits = irq_delegated & VS_MODE_INTERRUPTS;
|
|
|
|
irq_delegated &= ~VS_MODE_INTERRUPTS;
|
|
|
|
irq_delegated |= vsbits >> 1;
|
|
|
|
|
|
|
|
irqs = (irq_delegated | irqs_f_vs) & -vsie;
|
2022-02-04 20:46:45 +03:00
|
|
|
if (irqs) {
|
|
|
|
virq = riscv_cpu_pending_to_irq(env, IRQ_S_EXT, IPRIO_DEFAULT_S,
|
2023-10-16 14:17:36 +03:00
|
|
|
irqs, env->hviprio);
|
|
|
|
if (virq <= 0 || (virq > 12 && virq <= 63)) {
|
|
|
|
return virq;
|
|
|
|
} else {
|
|
|
|
return virq + 1;
|
|
|
|
}
|
2022-02-04 20:46:45 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Indicate no pending interrupt */
|
|
|
|
return RISCV_EXCP_NONE;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
|
|
|
|
{
|
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD) {
|
|
|
|
RISCVCPU *cpu = RISCV_CPU(cs);
|
|
|
|
CPURISCVState *env = &cpu->env;
|
2018-04-19 04:19:06 +03:00
|
|
|
int interruptno = riscv_cpu_local_irq_pending(env);
|
2018-03-02 15:31:10 +03:00
|
|
|
if (interruptno >= 0) {
|
|
|
|
cs->exception_index = RISCV_EXCP_INT_FLAG | interruptno;
|
|
|
|
riscv_cpu_do_interrupt(cs);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2019-07-31 02:35:24 +03:00
|
|
|
/* Return true is floating point support is currently enabled */
|
|
|
|
bool riscv_cpu_fp_enabled(CPURISCVState *env)
|
|
|
|
{
|
|
|
|
if (env->mstatus & MSTATUS_FS) {
|
2023-04-05 11:58:10 +03:00
|
|
|
if (env->virt_enabled && !(env->mstatus_hs & MSTATUS_FS)) {
|
2020-02-01 04:02:44 +03:00
|
|
|
return false;
|
|
|
|
}
|
2019-07-31 02:35:24 +03:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2021-12-10 10:55:49 +03:00
|
|
|
/* Return true is vector support is currently enabled */
|
|
|
|
bool riscv_cpu_vector_enabled(CPURISCVState *env)
|
|
|
|
{
|
|
|
|
if (env->mstatus & MSTATUS_VS) {
|
2023-04-05 11:58:10 +03:00
|
|
|
if (env->virt_enabled && !(env->mstatus_hs & MSTATUS_VS)) {
|
2021-12-10 10:55:49 +03:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2020-02-01 04:02:12 +03:00
|
|
|
void riscv_cpu_swap_hypervisor_regs(CPURISCVState *env)
|
|
|
|
{
|
2022-02-11 07:39:16 +03:00
|
|
|
uint64_t mstatus_mask = MSTATUS_MXR | MSTATUS_SUM |
|
2020-10-26 14:55:25 +03:00
|
|
|
MSTATUS_SPP | MSTATUS_SPIE | MSTATUS_SIE |
|
2021-12-10 10:55:49 +03:00
|
|
|
MSTATUS64_UXL | MSTATUS_VS;
|
2022-02-11 07:39:16 +03:00
|
|
|
|
|
|
|
if (riscv_has_ext(env, RVF)) {
|
|
|
|
mstatus_mask |= MSTATUS_FS;
|
|
|
|
}
|
2023-04-05 11:58:10 +03:00
|
|
|
bool current_virt = env->virt_enabled;
|
2020-02-01 04:02:12 +03:00
|
|
|
|
|
|
|
g_assert(riscv_has_ext(env, RVH));
|
|
|
|
|
|
|
|
if (current_virt) {
|
|
|
|
/* Current V=1 and we are about to change to V=0 */
|
|
|
|
env->vsstatus = env->mstatus & mstatus_mask;
|
|
|
|
env->mstatus &= ~mstatus_mask;
|
|
|
|
env->mstatus |= env->mstatus_hs;
|
|
|
|
|
|
|
|
env->vstvec = env->stvec;
|
|
|
|
env->stvec = env->stvec_hs;
|
|
|
|
|
|
|
|
env->vsscratch = env->sscratch;
|
|
|
|
env->sscratch = env->sscratch_hs;
|
|
|
|
|
|
|
|
env->vsepc = env->sepc;
|
|
|
|
env->sepc = env->sepc_hs;
|
|
|
|
|
|
|
|
env->vscause = env->scause;
|
|
|
|
env->scause = env->scause_hs;
|
|
|
|
|
2021-03-19 22:45:29 +03:00
|
|
|
env->vstval = env->stval;
|
|
|
|
env->stval = env->stval_hs;
|
2020-02-01 04:02:12 +03:00
|
|
|
|
|
|
|
env->vsatp = env->satp;
|
|
|
|
env->satp = env->satp_hs;
|
|
|
|
} else {
|
|
|
|
/* Current V=0 and we are about to change to V=1 */
|
|
|
|
env->mstatus_hs = env->mstatus & mstatus_mask;
|
|
|
|
env->mstatus &= ~mstatus_mask;
|
|
|
|
env->mstatus |= env->vsstatus;
|
|
|
|
|
|
|
|
env->stvec_hs = env->stvec;
|
|
|
|
env->stvec = env->vstvec;
|
|
|
|
|
|
|
|
env->sscratch_hs = env->sscratch;
|
|
|
|
env->sscratch = env->vsscratch;
|
|
|
|
|
|
|
|
env->sepc_hs = env->sepc;
|
|
|
|
env->sepc = env->vsepc;
|
|
|
|
|
|
|
|
env->scause_hs = env->scause;
|
|
|
|
env->scause = env->vscause;
|
|
|
|
|
2021-03-19 22:45:29 +03:00
|
|
|
env->stval_hs = env->stval;
|
|
|
|
env->stval = env->vstval;
|
2020-02-01 04:02:12 +03:00
|
|
|
|
|
|
|
env->satp_hs = env->satp;
|
|
|
|
env->satp = env->vsatp;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-02-04 20:46:39 +03:00
|
|
|
target_ulong riscv_cpu_get_geilen(CPURISCVState *env)
|
|
|
|
{
|
|
|
|
if (!riscv_has_ext(env, RVH)) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return env->geilen;
|
|
|
|
}
|
|
|
|
|
|
|
|
void riscv_cpu_set_geilen(CPURISCVState *env, target_ulong geilen)
|
|
|
|
{
|
|
|
|
if (!riscv_has_ext(env, RVH)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (geilen > (TARGET_LONG_BITS - 1)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
env->geilen = geilen;
|
|
|
|
}
|
|
|
|
|
2023-03-27 11:08:52 +03:00
|
|
|
/* This function can only be called to set virt when RVH is enabled */
|
2020-02-01 04:01:51 +03:00
|
|
|
void riscv_cpu_set_virt_enabled(CPURISCVState *env, bool enable)
|
|
|
|
{
|
2020-02-01 04:02:25 +03:00
|
|
|
/* Flush the TLB on all virt mode changes. */
|
2023-03-27 11:08:53 +03:00
|
|
|
if (env->virt_enabled != enable) {
|
2020-02-01 04:02:25 +03:00
|
|
|
tlb_flush(env_cpu(env));
|
|
|
|
}
|
|
|
|
|
2023-03-27 11:08:53 +03:00
|
|
|
env->virt_enabled = enable;
|
2022-02-04 20:46:40 +03:00
|
|
|
|
|
|
|
if (enable) {
|
|
|
|
/*
|
|
|
|
* The guest external interrupts from an interrupt controller are
|
|
|
|
* delivered only when the Guest/VM is running (i.e. V=1). This means
|
|
|
|
* any guest external interrupt which is triggered while the Guest/VM
|
|
|
|
* is not running (i.e. V=0) will be missed on QEMU resulting in guest
|
|
|
|
* with sluggish response to serial console input and other I/O events.
|
|
|
|
*
|
|
|
|
* To solve this, we check and inject interrupt after setting V=1.
|
|
|
|
*/
|
2023-03-09 10:13:28 +03:00
|
|
|
riscv_cpu_update_mip(env, 0, 0);
|
2022-02-04 20:46:40 +03:00
|
|
|
}
|
2020-02-01 04:01:51 +03:00
|
|
|
}
|
|
|
|
|
2022-02-04 20:46:46 +03:00
|
|
|
int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint64_t interrupts)
|
2019-03-16 04:20:20 +03:00
|
|
|
{
|
|
|
|
CPURISCVState *env = &cpu->env;
|
|
|
|
if (env->miclaim & interrupts) {
|
|
|
|
return -1;
|
|
|
|
} else {
|
|
|
|
env->miclaim |= interrupts;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-10-16 14:17:34 +03:00
|
|
|
void riscv_cpu_interrupt(CPURISCVState *env)
|
2018-04-10 03:29:01 +03:00
|
|
|
{
|
2023-10-16 14:17:35 +03:00
|
|
|
uint64_t gein, vsgein = 0, vstip = 0, irqf = 0;
|
2023-03-09 10:13:28 +03:00
|
|
|
CPUState *cs = env_cpu(env);
|
2023-10-16 14:17:34 +03:00
|
|
|
|
2024-01-02 18:35:26 +03:00
|
|
|
BQL_LOCK_GUARD();
|
2019-10-09 01:04:18 +03:00
|
|
|
|
2023-04-05 11:58:10 +03:00
|
|
|
if (env->virt_enabled) {
|
2022-02-04 20:46:39 +03:00
|
|
|
gein = get_field(env->hstatus, HSTATUS_VGEIN);
|
|
|
|
vsgein = (env->hgeip & (1ULL << gein)) ? MIP_VSEIP : 0;
|
2023-10-16 14:17:36 +03:00
|
|
|
irqf = env->hvien & env->hvip & env->vsie;
|
2023-10-16 14:17:35 +03:00
|
|
|
} else {
|
|
|
|
irqf = env->mvien & env->mvip & env->sie;
|
2022-02-04 20:46:39 +03:00
|
|
|
}
|
|
|
|
|
2022-08-25 01:13:57 +03:00
|
|
|
vstip = env->vstime_irq ? MIP_VSTIP : 0;
|
|
|
|
|
2023-10-16 14:17:35 +03:00
|
|
|
if (env->mip | vsgein | vstip | irqf) {
|
2019-10-09 01:04:18 +03:00
|
|
|
cpu_interrupt(cs, CPU_INTERRUPT_HARD);
|
|
|
|
} else {
|
|
|
|
cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
|
|
|
|
}
|
2023-10-16 14:17:34 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t riscv_cpu_update_mip(CPURISCVState *env, uint64_t mask, uint64_t value)
|
|
|
|
{
|
|
|
|
uint64_t old = env->mip;
|
|
|
|
|
|
|
|
/* No need to update mip for VSTIP */
|
|
|
|
mask = ((mask == MIP_VSTIP) && env->vstime_irq) ? 0 : mask;
|
|
|
|
|
2024-01-02 18:35:26 +03:00
|
|
|
BQL_LOCK_GUARD();
|
2023-10-16 14:17:34 +03:00
|
|
|
|
|
|
|
env->mip = (env->mip & ~mask) | (value & mask);
|
|
|
|
|
|
|
|
riscv_cpu_interrupt(env);
|
2019-04-20 05:26:54 +03:00
|
|
|
|
2018-04-10 03:29:01 +03:00
|
|
|
return old;
|
|
|
|
}
|
|
|
|
|
2022-04-20 11:08:59 +03:00
|
|
|
void riscv_cpu_set_rdtime_fn(CPURISCVState *env, uint64_t (*fn)(void *),
|
|
|
|
void *arg)
|
2020-02-02 16:42:16 +03:00
|
|
|
{
|
|
|
|
env->rdtime_fn = fn;
|
2020-09-01 04:39:10 +03:00
|
|
|
env->rdtime_fn_arg = arg;
|
2020-02-02 16:42:16 +03:00
|
|
|
}
|
|
|
|
|
2022-02-04 20:46:44 +03:00
|
|
|
void riscv_cpu_set_aia_ireg_rmw_fn(CPURISCVState *env, uint32_t priv,
|
|
|
|
int (*rmw_fn)(void *arg,
|
|
|
|
target_ulong reg,
|
|
|
|
target_ulong *val,
|
|
|
|
target_ulong new_val,
|
|
|
|
target_ulong write_mask),
|
|
|
|
void *rmw_fn_arg)
|
|
|
|
{
|
|
|
|
if (priv <= PRV_M) {
|
|
|
|
env->aia_ireg_rmw_fn[priv] = rmw_fn;
|
|
|
|
env->aia_ireg_rmw_fn_arg[priv] = rmw_fn_arg;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-01-15 02:58:23 +03:00
|
|
|
void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv)
|
2018-04-10 03:29:01 +03:00
|
|
|
{
|
2023-04-07 04:47:43 +03:00
|
|
|
g_assert(newpriv <= PRV_M && newpriv != PRV_RESERVED);
|
|
|
|
|
2022-10-13 09:29:44 +03:00
|
|
|
if (icount_enabled() && newpriv != env->priv) {
|
|
|
|
riscv_itrigger_update_priv(env);
|
|
|
|
}
|
2018-04-10 03:29:01 +03:00
|
|
|
/* tlb_flush is unnecessary as mode is contained in mmu_idx */
|
|
|
|
env->priv = newpriv;
|
2022-01-20 15:20:32 +03:00
|
|
|
env->xl = cpu_recompute_xl(env);
|
2022-01-20 15:20:38 +03:00
|
|
|
riscv_cpu_update_mask(env);
|
2019-06-24 21:08:38 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Clear the load reservation - otherwise a reservation placed in one
|
|
|
|
* context/process can be used by another, resulting in an SC succeeding
|
|
|
|
* incorrectly. Version 2.2 of the ISA specification explicitly requires
|
|
|
|
* this behaviour, while later revisions say that the kernel "should" use
|
|
|
|
* an SC instruction to force the yielding of a load reservation on a
|
|
|
|
* preemptive context switch. As a result, do both.
|
|
|
|
*/
|
|
|
|
env->load_res = -1;
|
2018-04-10 03:29:01 +03:00
|
|
|
}
|
|
|
|
|
2021-02-21 17:01:20 +03:00
|
|
|
/*
|
|
|
|
* get_physical_address_pmp - check PMP permission for this physical address
|
|
|
|
*
|
|
|
|
* Match the PMP region and check permission for this physical address and it's
|
|
|
|
* TLB page. Returns 0 if the permission checking was successful
|
|
|
|
*
|
|
|
|
* @env: CPURISCVState
|
|
|
|
* @prot: The returned protection attributes
|
|
|
|
* @addr: The physical address to be checked permission
|
|
|
|
* @access_type: The type of MMU access
|
|
|
|
* @mode: Indicates current privilege level.
|
|
|
|
*/
|
2023-05-17 12:15:09 +03:00
|
|
|
static int get_physical_address_pmp(CPURISCVState *env, int *prot, hwaddr addr,
|
2021-02-21 17:01:20 +03:00
|
|
|
int size, MMUAccessType access_type,
|
|
|
|
int mode)
|
|
|
|
{
|
|
|
|
pmp_priv_t pmp_priv;
|
2023-05-17 12:15:11 +03:00
|
|
|
bool pmp_has_privs;
|
2021-02-21 17:01:20 +03:00
|
|
|
|
2023-02-22 21:52:02 +03:00
|
|
|
if (!riscv_cpu_cfg(env)->pmp) {
|
2021-02-21 17:01:20 +03:00
|
|
|
*prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
|
|
|
|
return TRANSLATE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2023-05-17 12:15:11 +03:00
|
|
|
pmp_has_privs = pmp_hart_has_privs(env, addr, size, 1 << access_type,
|
|
|
|
&pmp_priv, mode);
|
|
|
|
if (!pmp_has_privs) {
|
2021-02-21 17:01:20 +03:00
|
|
|
*prot = 0;
|
|
|
|
return TRANSLATE_PMP_FAIL;
|
|
|
|
}
|
|
|
|
|
|
|
|
*prot = pmp_priv_to_page_prot(pmp_priv);
|
|
|
|
|
|
|
|
return TRANSLATE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2023-04-05 11:58:12 +03:00
|
|
|
/*
|
|
|
|
* get_physical_address - get the physical address for this virtual address
|
2018-03-02 15:31:10 +03:00
|
|
|
*
|
|
|
|
* Do a page table walk to obtain the physical address corresponding to a
|
|
|
|
* virtual address. Returns 0 if the translation was successful
|
|
|
|
*
|
|
|
|
* Adapted from Spike's mmu_t::translate and mmu_t::walk
|
|
|
|
*
|
2020-02-01 04:02:53 +03:00
|
|
|
* @env: CPURISCVState
|
|
|
|
* @physical: This will be set to the calculated physical address
|
|
|
|
* @prot: The returned protection attributes
|
2023-03-29 13:19:28 +03:00
|
|
|
* @addr: The virtual address or guest physical address to be translated
|
2020-10-14 13:17:28 +03:00
|
|
|
* @fault_pte_addr: If not NULL, this will be set to fault pte address
|
|
|
|
* when a error occurs on pte address translation.
|
|
|
|
* This will already be shifted to match htval.
|
2020-02-01 04:02:53 +03:00
|
|
|
* @access_type: The type of MMU access
|
|
|
|
* @mmu_idx: Indicates current privilege level
|
|
|
|
* @first_stage: Are we in first stage translation?
|
|
|
|
* Second stage is used for hypervisor guest translation
|
2020-02-01 04:02:56 +03:00
|
|
|
* @two_stage: Are we going to perform two stage translation
|
2021-04-06 14:31:09 +03:00
|
|
|
* @is_debug: Is this access from a debugger or the monitor?
|
2018-03-02 15:31:10 +03:00
|
|
|
*/
|
|
|
|
static int get_physical_address(CPURISCVState *env, hwaddr *physical,
|
2023-04-12 14:43:32 +03:00
|
|
|
int *ret_prot, vaddr addr,
|
2020-10-14 13:17:28 +03:00
|
|
|
target_ulong *fault_pte_addr,
|
2020-02-01 04:02:53 +03:00
|
|
|
int access_type, int mmu_idx,
|
2021-04-06 14:31:09 +03:00
|
|
|
bool first_stage, bool two_stage,
|
|
|
|
bool is_debug)
|
2018-03-02 15:31:10 +03:00
|
|
|
{
|
2023-04-05 11:58:12 +03:00
|
|
|
/*
|
|
|
|
* NOTE: the env->pc value visible here will not be
|
2018-03-02 15:31:10 +03:00
|
|
|
* correct, but the value visible to the exception handler
|
2023-04-05 11:58:12 +03:00
|
|
|
* (riscv_cpu_do_interrupt) is correct
|
|
|
|
*/
|
2019-10-08 23:51:50 +03:00
|
|
|
MemTxResult res;
|
|
|
|
MemTxAttrs attrs = MEMTXATTRS_UNSPECIFIED;
|
2023-04-12 14:43:21 +03:00
|
|
|
int mode = mmuidx_priv(mmu_idx);
|
2020-02-01 04:02:56 +03:00
|
|
|
bool use_background = false;
|
2022-02-04 05:26:54 +03:00
|
|
|
hwaddr ppn;
|
2022-02-04 05:26:56 +03:00
|
|
|
int napot_bits = 0;
|
|
|
|
target_ulong napot_mask;
|
2018-03-02 15:31:10 +03:00
|
|
|
|
2020-02-01 04:02:56 +03:00
|
|
|
/*
|
|
|
|
* Check if we should use the background registers for the two
|
|
|
|
* stage translation. We don't need to check if we actually need
|
|
|
|
* two stage translation as that happened before this function
|
|
|
|
* was called. Background registers will be used if the guest has
|
|
|
|
* forced a two stage translation to be on (in HS or M mode).
|
|
|
|
*/
|
2023-04-05 11:58:10 +03:00
|
|
|
if (!env->virt_enabled && two_stage) {
|
2020-08-12 22:13:22 +03:00
|
|
|
use_background = true;
|
|
|
|
}
|
|
|
|
|
2023-02-22 21:52:04 +03:00
|
|
|
if (mode == PRV_M || !riscv_cpu_cfg(env)->mmu) {
|
2018-03-02 15:31:10 +03:00
|
|
|
*physical = addr;
|
2023-04-12 14:43:32 +03:00
|
|
|
*ret_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
|
2018-03-02 15:31:10 +03:00
|
|
|
return TRANSLATE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2023-04-12 14:43:32 +03:00
|
|
|
*ret_prot = 0;
|
2018-03-02 15:31:10 +03:00
|
|
|
|
2019-08-08 05:49:30 +03:00
|
|
|
hwaddr base;
|
2023-04-12 14:43:33 +03:00
|
|
|
int levels, ptidxbits, ptesize, vm, widened;
|
2018-03-02 15:31:10 +03:00
|
|
|
|
2020-05-05 23:04:50 +03:00
|
|
|
if (first_stage == true) {
|
|
|
|
if (use_background) {
|
2021-10-20 06:16:58 +03:00
|
|
|
if (riscv_cpu_mxl(env) == MXL_RV32) {
|
2021-04-24 06:33:31 +03:00
|
|
|
base = (hwaddr)get_field(env->vsatp, SATP32_PPN) << PGSHIFT;
|
|
|
|
vm = get_field(env->vsatp, SATP32_MODE);
|
|
|
|
} else {
|
|
|
|
base = (hwaddr)get_field(env->vsatp, SATP64_PPN) << PGSHIFT;
|
|
|
|
vm = get_field(env->vsatp, SATP64_MODE);
|
|
|
|
}
|
2020-02-01 04:02:56 +03:00
|
|
|
} else {
|
2021-10-20 06:16:58 +03:00
|
|
|
if (riscv_cpu_mxl(env) == MXL_RV32) {
|
2021-04-24 06:33:31 +03:00
|
|
|
base = (hwaddr)get_field(env->satp, SATP32_PPN) << PGSHIFT;
|
|
|
|
vm = get_field(env->satp, SATP32_MODE);
|
|
|
|
} else {
|
|
|
|
base = (hwaddr)get_field(env->satp, SATP64_PPN) << PGSHIFT;
|
|
|
|
vm = get_field(env->satp, SATP64_MODE);
|
|
|
|
}
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
2020-02-01 04:02:56 +03:00
|
|
|
widened = 0;
|
2020-05-05 23:04:50 +03:00
|
|
|
} else {
|
2021-10-20 06:16:58 +03:00
|
|
|
if (riscv_cpu_mxl(env) == MXL_RV32) {
|
2021-04-24 06:31:55 +03:00
|
|
|
base = (hwaddr)get_field(env->hgatp, SATP32_PPN) << PGSHIFT;
|
|
|
|
vm = get_field(env->hgatp, SATP32_MODE);
|
|
|
|
} else {
|
|
|
|
base = (hwaddr)get_field(env->hgatp, SATP64_PPN) << PGSHIFT;
|
|
|
|
vm = get_field(env->hgatp, SATP64_MODE);
|
|
|
|
}
|
2020-05-05 23:04:50 +03:00
|
|
|
widened = 2;
|
|
|
|
}
|
2023-04-12 14:43:33 +03:00
|
|
|
|
2020-05-05 23:04:50 +03:00
|
|
|
switch (vm) {
|
|
|
|
case VM_1_10_SV32:
|
|
|
|
levels = 2; ptidxbits = 10; ptesize = 4; break;
|
|
|
|
case VM_1_10_SV39:
|
|
|
|
levels = 3; ptidxbits = 9; ptesize = 8; break;
|
|
|
|
case VM_1_10_SV48:
|
|
|
|
levels = 4; ptidxbits = 9; ptesize = 8; break;
|
|
|
|
case VM_1_10_SV57:
|
|
|
|
levels = 5; ptidxbits = 9; ptesize = 8; break;
|
|
|
|
case VM_1_10_MBARE:
|
|
|
|
*physical = addr;
|
2023-04-12 14:43:32 +03:00
|
|
|
*ret_prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
|
2020-05-05 23:04:50 +03:00
|
|
|
return TRANSLATE_SUCCESS;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
|
2019-03-23 05:11:37 +03:00
|
|
|
CPUState *cs = env_cpu(env);
|
2020-02-01 04:02:56 +03:00
|
|
|
int va_bits = PGSHIFT + levels * ptidxbits + widened;
|
|
|
|
|
target/riscv: Fix Guest Physical Address Translation
Before changing the flow check for sv39/48/57.
According to specification (for Supervisor mode):
Sv39 implementations support a 39-bit virtual address space, divided into 4 KiB
pages.
Instruction fetch addresses and load and store effective addresses, which are
64 bits,
must have bits 63–39 all equal to bit 38, or else a page-fault exception will
occur.
Likewise for Sv48 and Sv57.
So the high bits are equal to bit 38 for sv39.
According to specification (for Hypervisor mode):
For Sv39x4, address bits of the guest physical address 63:41 must all be zeros,
or else a
guest-page-fault exception occurs.
Likewise for Sv48x4 and Sv57x4.
For Sv48x4 address bits 63:50 must all be zeros, or else a guest-page-fault
exception occurs.
For Sv57x4 address bits 63:59 must all be zeros, or else a guest-page-fault
exception occurs.
For example we are trying to access address 0xffff_ffff_ff01_0000 with only
G-translation enabled.
So expected behavior is to generate exception. But qemu doesn't generate such
exception.
For the old check, we get
va_bits == 41, mask == (1 << 24) - 1, masked_msbs == (0xffff_ffff_ff01_0000 >>
40) & mask == mask.
Accordingly, the condition masked_msbs != 0 && masked_msbs != mask is not
fulfilled
and the check passes.
Signed-off-by: Irina Ryapolova <irina.ryapolova@syntacore.com>
Reviewed-by: Weiwei Li <liweiwei@iscas.ac.cn>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-Id: <20230418075423.26217-1-irina.ryapolova@syntacore.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
2023-04-18 10:54:23 +03:00
|
|
|
if (first_stage == true) {
|
|
|
|
target_ulong mask, masked_msbs;
|
2020-02-01 04:02:56 +03:00
|
|
|
|
target/riscv: Fix Guest Physical Address Translation
Before changing the flow check for sv39/48/57.
According to specification (for Supervisor mode):
Sv39 implementations support a 39-bit virtual address space, divided into 4 KiB
pages.
Instruction fetch addresses and load and store effective addresses, which are
64 bits,
must have bits 63–39 all equal to bit 38, or else a page-fault exception will
occur.
Likewise for Sv48 and Sv57.
So the high bits are equal to bit 38 for sv39.
According to specification (for Hypervisor mode):
For Sv39x4, address bits of the guest physical address 63:41 must all be zeros,
or else a
guest-page-fault exception occurs.
Likewise for Sv48x4 and Sv57x4.
For Sv48x4 address bits 63:50 must all be zeros, or else a guest-page-fault
exception occurs.
For Sv57x4 address bits 63:59 must all be zeros, or else a guest-page-fault
exception occurs.
For example we are trying to access address 0xffff_ffff_ff01_0000 with only
G-translation enabled.
So expected behavior is to generate exception. But qemu doesn't generate such
exception.
For the old check, we get
va_bits == 41, mask == (1 << 24) - 1, masked_msbs == (0xffff_ffff_ff01_0000 >>
40) & mask == mask.
Accordingly, the condition masked_msbs != 0 && masked_msbs != mask is not
fulfilled
and the check passes.
Signed-off-by: Irina Ryapolova <irina.ryapolova@syntacore.com>
Reviewed-by: Weiwei Li <liweiwei@iscas.ac.cn>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-Id: <20230418075423.26217-1-irina.ryapolova@syntacore.com>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
2023-04-18 10:54:23 +03:00
|
|
|
if (TARGET_LONG_BITS > (va_bits - 1)) {
|
|
|
|
mask = (1L << (TARGET_LONG_BITS - (va_bits - 1))) - 1;
|
|
|
|
} else {
|
|
|
|
mask = 0;
|
|
|
|
}
|
|
|
|
masked_msbs = (addr >> (va_bits - 1)) & mask;
|
|
|
|
|
|
|
|
if (masked_msbs != 0 && masked_msbs != mask) {
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
if (vm != VM_1_10_SV32 && addr >> va_bits != 0) {
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
|
2023-04-12 14:43:27 +03:00
|
|
|
bool pbmte = env->menvcfg & MENVCFG_PBMTE;
|
2023-08-16 17:19:16 +03:00
|
|
|
bool adue = env->menvcfg & MENVCFG_ADUE;
|
2023-04-12 14:43:27 +03:00
|
|
|
|
|
|
|
if (first_stage && two_stage && env->virt_enabled) {
|
|
|
|
pbmte = pbmte && (env->henvcfg & HENVCFG_PBMTE);
|
2023-08-16 17:19:16 +03:00
|
|
|
adue = adue && (env->henvcfg & HENVCFG_ADUE);
|
2023-04-12 14:43:27 +03:00
|
|
|
}
|
|
|
|
|
2018-03-02 15:31:10 +03:00
|
|
|
int ptshift = (levels - 1) * ptidxbits;
|
2023-04-12 14:43:28 +03:00
|
|
|
target_ulong pte;
|
|
|
|
hwaddr pte_addr;
|
2018-03-02 15:31:10 +03:00
|
|
|
int i;
|
|
|
|
|
|
|
|
#if !TCG_OVERSIZED_GUEST
|
|
|
|
restart:
|
|
|
|
#endif
|
|
|
|
for (i = 0; i < levels; i++, ptshift -= ptidxbits) {
|
2020-02-01 04:02:56 +03:00
|
|
|
target_ulong idx;
|
|
|
|
if (i == 0) {
|
|
|
|
idx = (addr >> (PGSHIFT + ptshift)) &
|
|
|
|
((1 << (ptidxbits + widened)) - 1);
|
|
|
|
} else {
|
|
|
|
idx = (addr >> (PGSHIFT + ptshift)) &
|
2018-03-02 15:31:10 +03:00
|
|
|
((1 << ptidxbits) - 1);
|
2020-02-01 04:02:56 +03:00
|
|
|
}
|
2018-03-02 15:31:10 +03:00
|
|
|
|
|
|
|
/* check that physical address of PTE is legal */
|
2020-02-01 04:02:56 +03:00
|
|
|
|
|
|
|
if (two_stage && first_stage) {
|
2020-03-27 01:44:07 +03:00
|
|
|
int vbase_prot;
|
2020-02-01 04:02:56 +03:00
|
|
|
hwaddr vbase;
|
|
|
|
|
|
|
|
/* Do the second stage translation on the base PTE address. */
|
2020-03-27 22:54:45 +03:00
|
|
|
int vbase_ret = get_physical_address(env, &vbase, &vbase_prot,
|
2020-10-14 13:17:28 +03:00
|
|
|
base, NULL, MMU_DATA_LOAD,
|
2023-04-12 14:43:26 +03:00
|
|
|
MMUIdx_U, false, true,
|
2021-04-06 14:31:09 +03:00
|
|
|
is_debug);
|
2020-03-27 22:54:45 +03:00
|
|
|
|
|
|
|
if (vbase_ret != TRANSLATE_SUCCESS) {
|
2020-10-14 13:17:28 +03:00
|
|
|
if (fault_pte_addr) {
|
|
|
|
*fault_pte_addr = (base + idx * ptesize) >> 2;
|
|
|
|
}
|
|
|
|
return TRANSLATE_G_STAGE_FAIL;
|
2020-03-27 22:54:45 +03:00
|
|
|
}
|
2020-02-01 04:02:56 +03:00
|
|
|
|
|
|
|
pte_addr = vbase + idx * ptesize;
|
|
|
|
} else {
|
|
|
|
pte_addr = base + idx * ptesize;
|
|
|
|
}
|
2019-06-14 15:19:02 +03:00
|
|
|
|
2021-02-21 17:01:20 +03:00
|
|
|
int pmp_prot;
|
2023-05-17 12:15:09 +03:00
|
|
|
int pmp_ret = get_physical_address_pmp(env, &pmp_prot, pte_addr,
|
2021-02-21 17:01:20 +03:00
|
|
|
sizeof(target_ulong),
|
|
|
|
MMU_DATA_LOAD, PRV_S);
|
|
|
|
if (pmp_ret != TRANSLATE_SUCCESS) {
|
2019-06-14 15:19:02 +03:00
|
|
|
return TRANSLATE_PMP_FAIL;
|
|
|
|
}
|
2019-10-08 23:51:50 +03:00
|
|
|
|
2021-10-20 06:16:58 +03:00
|
|
|
if (riscv_cpu_mxl(env) == MXL_RV32) {
|
2020-12-16 21:22:59 +03:00
|
|
|
pte = address_space_ldl(cs->as, pte_addr, attrs, &res);
|
|
|
|
} else {
|
|
|
|
pte = address_space_ldq(cs->as, pte_addr, attrs, &res);
|
|
|
|
}
|
|
|
|
|
2019-10-08 23:51:50 +03:00
|
|
|
if (res != MEMTX_OK) {
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
|
|
|
|
2022-02-04 05:26:54 +03:00
|
|
|
if (riscv_cpu_sxl(env) == MXL_RV32) {
|
|
|
|
ppn = pte >> PTE_PPN_SHIFT;
|
|
|
|
} else {
|
2023-04-20 18:02:20 +03:00
|
|
|
if (pte & PTE_RESERVED) {
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!pbmte && (pte & PTE_PBMT)) {
|
2022-02-04 05:26:54 +03:00
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
2023-04-20 18:02:20 +03:00
|
|
|
|
|
|
|
if (!riscv_cpu_cfg(env)->ext_svnapot && (pte & PTE_N)) {
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
|
|
|
|
|
|
|
ppn = (pte & (target_ulong)PTE_PPN_MASK) >> PTE_PPN_SHIFT;
|
2022-02-04 05:26:54 +03:00
|
|
|
}
|
2018-03-02 15:31:10 +03:00
|
|
|
|
2018-03-04 23:27:28 +03:00
|
|
|
if (!(pte & PTE_V)) {
|
|
|
|
/* Invalid PTE */
|
|
|
|
return TRANSLATE_FAIL;
|
2023-04-12 14:43:28 +03:00
|
|
|
}
|
|
|
|
if (pte & (PTE_R | PTE_W | PTE_X)) {
|
|
|
|
goto leaf;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Inner PTE, continue walking */
|
|
|
|
if (pte & (PTE_D | PTE_A | PTE_U | PTE_ATTR)) {
|
2018-03-04 23:27:28 +03:00
|
|
|
return TRANSLATE_FAIL;
|
2023-04-12 14:43:28 +03:00
|
|
|
}
|
|
|
|
base = ppn << PGSHIFT;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* No leaf pte at any translation level. */
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
|
|
|
|
leaf:
|
|
|
|
if (ppn & ((1ULL << ptshift) - 1)) {
|
|
|
|
/* Misaligned PPN */
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
|
|
|
if (!pbmte && (pte & PTE_PBMT)) {
|
|
|
|
/* Reserved without Svpbmt. */
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
2023-04-12 14:43:31 +03:00
|
|
|
|
|
|
|
/* Check for reserved combinations of RWX flags. */
|
|
|
|
switch (pte & (PTE_R | PTE_W | PTE_X)) {
|
|
|
|
case PTE_W:
|
|
|
|
case PTE_W | PTE_X:
|
2023-04-12 14:43:28 +03:00
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
2023-04-12 14:43:31 +03:00
|
|
|
|
2023-04-12 14:43:32 +03:00
|
|
|
int prot = 0;
|
|
|
|
if (pte & PTE_R) {
|
|
|
|
prot |= PAGE_READ;
|
|
|
|
}
|
|
|
|
if (pte & PTE_W) {
|
|
|
|
prot |= PAGE_WRITE;
|
|
|
|
}
|
|
|
|
if (pte & PTE_X) {
|
2023-11-21 10:17:57 +03:00
|
|
|
bool mxr = false;
|
2023-04-12 14:43:32 +03:00
|
|
|
|
2023-11-21 10:17:57 +03:00
|
|
|
/*
|
|
|
|
* Use mstatus for first stage or for the second stage without
|
|
|
|
* virt_enabled (MPRV+MPV)
|
|
|
|
*/
|
|
|
|
if (first_stage || !env->virt_enabled) {
|
2023-04-12 14:43:32 +03:00
|
|
|
mxr = get_field(env->mstatus, MSTATUS_MXR);
|
|
|
|
}
|
2023-11-21 10:17:57 +03:00
|
|
|
|
|
|
|
/* MPRV+MPV case, check VSSTATUS */
|
|
|
|
if (first_stage && two_stage && !env->virt_enabled) {
|
|
|
|
mxr |= get_field(env->vsstatus, MSTATUS_MXR);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Setting MXR at HS-level overrides both VS-stage and G-stage
|
|
|
|
* execute-only permissions
|
|
|
|
*/
|
|
|
|
if (env->virt_enabled) {
|
|
|
|
mxr |= get_field(env->mstatus_hs, MSTATUS_MXR);
|
|
|
|
}
|
|
|
|
|
2023-04-12 14:43:32 +03:00
|
|
|
if (mxr) {
|
|
|
|
prot |= PAGE_READ;
|
|
|
|
}
|
|
|
|
prot |= PAGE_EXEC;
|
|
|
|
}
|
|
|
|
|
2023-04-12 14:43:33 +03:00
|
|
|
if (pte & PTE_U) {
|
|
|
|
if (mode != PRV_U) {
|
|
|
|
if (!mmuidx_sum(mmu_idx)) {
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
|
|
|
/* SUM allows only read+write, not execute. */
|
|
|
|
prot &= PAGE_READ | PAGE_WRITE;
|
|
|
|
}
|
|
|
|
} else if (mode != PRV_S) {
|
2023-04-12 14:43:28 +03:00
|
|
|
/* Supervisor PTE flags when not S mode */
|
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
2023-04-12 14:43:32 +03:00
|
|
|
|
|
|
|
if (!((prot >> access_type) & 1)) {
|
|
|
|
/* Access check failed */
|
2023-04-12 14:43:28 +03:00
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* If necessary, set accessed and dirty bits. */
|
|
|
|
target_ulong updated_pte = pte | PTE_A |
|
2018-03-02 15:31:10 +03:00
|
|
|
(access_type == MMU_DATA_STORE ? PTE_D : 0);
|
|
|
|
|
2023-04-12 14:43:28 +03:00
|
|
|
/* Page table updates need to be atomic with MTTCG enabled */
|
2023-04-12 14:43:29 +03:00
|
|
|
if (updated_pte != pte && !is_debug) {
|
2023-08-16 17:19:16 +03:00
|
|
|
if (!adue) {
|
2023-04-12 14:43:28 +03:00
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
2023-02-24 07:08:51 +03:00
|
|
|
|
2023-04-12 14:43:28 +03:00
|
|
|
/*
|
|
|
|
* - if accessed or dirty bits need updating, and the PTE is
|
|
|
|
* in RAM, then we do so atomically with a compare and swap.
|
|
|
|
* - if the PTE is in IO space or ROM, then it can't be updated
|
|
|
|
* and we return TRANSLATE_FAIL.
|
|
|
|
* - if the PTE changed by the time we went to update it, then
|
|
|
|
* it is no longer valid and we must re-walk the page table.
|
|
|
|
*/
|
|
|
|
MemoryRegion *mr;
|
|
|
|
hwaddr l = sizeof(target_ulong), addr1;
|
|
|
|
mr = address_space_translate(cs->as, pte_addr, &addr1, &l,
|
|
|
|
false, MEMTXATTRS_UNSPECIFIED);
|
|
|
|
if (memory_region_is_ram(mr)) {
|
|
|
|
target_ulong *pte_pa = qemu_map_ram_ptr(mr->ram_block, addr1);
|
2018-03-02 15:31:10 +03:00
|
|
|
#if TCG_OVERSIZED_GUEST
|
2023-04-12 14:43:28 +03:00
|
|
|
/*
|
|
|
|
* MTTCG is not enabled on oversized TCG guests so
|
|
|
|
* page table updates do not need to be atomic
|
|
|
|
*/
|
|
|
|
*pte_pa = pte = updated_pte;
|
2018-03-02 15:31:10 +03:00
|
|
|
#else
|
2023-04-12 14:43:28 +03:00
|
|
|
target_ulong old_pte = qatomic_cmpxchg(pte_pa, pte, updated_pte);
|
|
|
|
if (old_pte != pte) {
|
|
|
|
goto restart;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
2023-04-12 14:43:28 +03:00
|
|
|
pte = updated_pte;
|
|
|
|
#endif
|
|
|
|
} else {
|
2023-04-05 11:58:12 +03:00
|
|
|
/*
|
2023-04-12 14:43:28 +03:00
|
|
|
* Misconfigured PTE in ROM (AD bits are not preset) or
|
|
|
|
* PTE is in IO space and can't be updated atomically.
|
2023-04-05 11:58:12 +03:00
|
|
|
*/
|
2023-04-12 14:43:28 +03:00
|
|
|
return TRANSLATE_FAIL;
|
|
|
|
}
|
|
|
|
}
|
2022-02-04 05:26:56 +03:00
|
|
|
|
2023-04-12 14:43:28 +03:00
|
|
|
/* For superpage mappings, make a fake leaf PTE for the TLB's benefit. */
|
|
|
|
target_ulong vpn = addr >> PGSHIFT;
|
2018-03-02 15:31:10 +03:00
|
|
|
|
2023-04-12 14:43:28 +03:00
|
|
|
if (riscv_cpu_cfg(env)->ext_svnapot && (pte & PTE_N)) {
|
|
|
|
napot_bits = ctzl(ppn) + 1;
|
|
|
|
if ((i != (levels - 1)) || (napot_bits != 4)) {
|
|
|
|
return TRANSLATE_FAIL;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
}
|
2023-04-12 14:43:28 +03:00
|
|
|
|
|
|
|
napot_mask = (1 << napot_bits) - 1;
|
|
|
|
*physical = (((ppn & ~napot_mask) | (vpn & napot_mask) |
|
|
|
|
(vpn & (((target_ulong)1 << ptshift) - 1))
|
|
|
|
) << PGSHIFT) | (addr & ~TARGET_PAGE_MASK);
|
|
|
|
|
|
|
|
/*
|
2023-04-12 14:43:32 +03:00
|
|
|
* Remove write permission unless this is a store, or the page is
|
|
|
|
* already dirty, so that we TLB miss on later writes to update
|
|
|
|
* the dirty bit.
|
2023-04-12 14:43:28 +03:00
|
|
|
*/
|
2023-04-12 14:43:32 +03:00
|
|
|
if (access_type != MMU_DATA_STORE && !(pte & PTE_D)) {
|
|
|
|
prot &= ~PAGE_WRITE;
|
2023-04-12 14:43:28 +03:00
|
|
|
}
|
2023-04-12 14:43:32 +03:00
|
|
|
*ret_prot = prot;
|
|
|
|
|
2023-04-12 14:43:28 +03:00
|
|
|
return TRANSLATE_SUCCESS;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void raise_mmu_exception(CPURISCVState *env, target_ulong address,
|
2020-02-01 04:02:53 +03:00
|
|
|
MMUAccessType access_type, bool pmp_violation,
|
2022-06-30 09:11:49 +03:00
|
|
|
bool first_stage, bool two_stage,
|
|
|
|
bool two_stage_indirect)
|
2018-03-02 15:31:10 +03:00
|
|
|
{
|
2019-03-23 05:11:37 +03:00
|
|
|
CPUState *cs = env_cpu(env);
|
2021-04-24 06:31:55 +03:00
|
|
|
|
2018-03-02 15:31:10 +03:00
|
|
|
switch (access_type) {
|
|
|
|
case MMU_INST_FETCH:
|
2023-04-05 11:58:10 +03:00
|
|
|
if (env->virt_enabled && !first_stage) {
|
2020-02-01 04:02:59 +03:00
|
|
|
cs->exception_index = RISCV_EXCP_INST_GUEST_PAGE_FAULT;
|
|
|
|
} else {
|
2023-11-21 10:17:56 +03:00
|
|
|
cs->exception_index = pmp_violation ?
|
|
|
|
RISCV_EXCP_INST_ACCESS_FAULT : RISCV_EXCP_INST_PAGE_FAULT;
|
2020-02-01 04:02:59 +03:00
|
|
|
}
|
2018-03-02 15:31:10 +03:00
|
|
|
break;
|
|
|
|
case MMU_DATA_LOAD:
|
2020-11-04 07:43:29 +03:00
|
|
|
if (two_stage && !first_stage) {
|
2020-02-01 04:02:59 +03:00
|
|
|
cs->exception_index = RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT;
|
|
|
|
} else {
|
2023-11-21 10:17:56 +03:00
|
|
|
cs->exception_index = pmp_violation ?
|
|
|
|
RISCV_EXCP_LOAD_ACCESS_FAULT : RISCV_EXCP_LOAD_PAGE_FAULT;
|
2020-02-01 04:02:59 +03:00
|
|
|
}
|
2018-03-02 15:31:10 +03:00
|
|
|
break;
|
|
|
|
case MMU_DATA_STORE:
|
2020-11-04 07:43:29 +03:00
|
|
|
if (two_stage && !first_stage) {
|
2020-02-01 04:02:59 +03:00
|
|
|
cs->exception_index = RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT;
|
|
|
|
} else {
|
2023-11-21 10:17:56 +03:00
|
|
|
cs->exception_index = pmp_violation ?
|
|
|
|
RISCV_EXCP_STORE_AMO_ACCESS_FAULT :
|
|
|
|
RISCV_EXCP_STORE_PAGE_FAULT;
|
2020-02-01 04:02:59 +03:00
|
|
|
}
|
2018-03-02 15:31:10 +03:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
env->badaddr = address;
|
2021-03-19 17:14:59 +03:00
|
|
|
env->two_stage_lookup = two_stage;
|
2022-06-30 09:11:49 +03:00
|
|
|
env->two_stage_indirect_lookup = two_stage_indirect;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
hwaddr riscv_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
|
|
|
|
{
|
|
|
|
RISCVCPU *cpu = RISCV_CPU(cs);
|
2020-02-01 04:02:56 +03:00
|
|
|
CPURISCVState *env = &cpu->env;
|
2018-03-02 15:31:10 +03:00
|
|
|
hwaddr phys_addr;
|
|
|
|
int prot;
|
|
|
|
int mmu_idx = cpu_mmu_index(&cpu->env, false);
|
|
|
|
|
2020-10-14 13:17:28 +03:00
|
|
|
if (get_physical_address(env, &phys_addr, &prot, addr, NULL, 0, mmu_idx,
|
2023-04-05 11:58:10 +03:00
|
|
|
true, env->virt_enabled, true)) {
|
2018-03-02 15:31:10 +03:00
|
|
|
return -1;
|
|
|
|
}
|
2020-02-01 04:02:56 +03:00
|
|
|
|
2023-04-05 11:58:10 +03:00
|
|
|
if (env->virt_enabled) {
|
2020-10-14 13:17:28 +03:00
|
|
|
if (get_physical_address(env, &phys_addr, &prot, phys_addr, NULL,
|
2021-04-06 14:31:09 +03:00
|
|
|
0, mmu_idx, false, true, true)) {
|
2020-02-01 04:02:56 +03:00
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-07-28 11:26:16 +03:00
|
|
|
return phys_addr & TARGET_PAGE_MASK;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
|
2019-10-08 23:51:52 +03:00
|
|
|
void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
|
|
|
|
vaddr addr, unsigned size,
|
|
|
|
MMUAccessType access_type,
|
|
|
|
int mmu_idx, MemTxAttrs attrs,
|
|
|
|
MemTxResult response, uintptr_t retaddr)
|
2019-05-18 01:11:06 +03:00
|
|
|
{
|
|
|
|
RISCVCPU *cpu = RISCV_CPU(cs);
|
|
|
|
CPURISCVState *env = &cpu->env;
|
|
|
|
|
2019-10-08 23:51:52 +03:00
|
|
|
if (access_type == MMU_DATA_STORE) {
|
2019-05-18 01:11:06 +03:00
|
|
|
cs->exception_index = RISCV_EXCP_STORE_AMO_ACCESS_FAULT;
|
2021-04-16 17:17:11 +03:00
|
|
|
} else if (access_type == MMU_DATA_LOAD) {
|
2019-05-18 01:11:06 +03:00
|
|
|
cs->exception_index = RISCV_EXCP_LOAD_ACCESS_FAULT;
|
2021-04-16 17:17:11 +03:00
|
|
|
} else {
|
|
|
|
cs->exception_index = RISCV_EXCP_INST_ACCESS_FAULT;
|
2019-05-18 01:11:06 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
env->badaddr = addr;
|
2023-04-12 14:43:24 +03:00
|
|
|
env->two_stage_lookup = mmuidx_2stage(mmu_idx);
|
2022-06-30 09:11:49 +03:00
|
|
|
env->two_stage_indirect_lookup = false;
|
2022-04-01 15:59:47 +03:00
|
|
|
cpu_loop_exit_restore(cs, retaddr);
|
2019-05-18 01:11:06 +03:00
|
|
|
}
|
|
|
|
|
2018-03-02 15:31:10 +03:00
|
|
|
void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
|
|
|
|
MMUAccessType access_type, int mmu_idx,
|
|
|
|
uintptr_t retaddr)
|
|
|
|
{
|
|
|
|
RISCVCPU *cpu = RISCV_CPU(cs);
|
|
|
|
CPURISCVState *env = &cpu->env;
|
|
|
|
switch (access_type) {
|
|
|
|
case MMU_INST_FETCH:
|
|
|
|
cs->exception_index = RISCV_EXCP_INST_ADDR_MIS;
|
|
|
|
break;
|
|
|
|
case MMU_DATA_LOAD:
|
|
|
|
cs->exception_index = RISCV_EXCP_LOAD_ADDR_MIS;
|
|
|
|
break;
|
|
|
|
case MMU_DATA_STORE:
|
|
|
|
cs->exception_index = RISCV_EXCP_STORE_AMO_ADDR_MIS;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
env->badaddr = addr;
|
2023-04-12 14:43:24 +03:00
|
|
|
env->two_stage_lookup = mmuidx_2stage(mmu_idx);
|
2022-06-30 09:11:49 +03:00
|
|
|
env->two_stage_indirect_lookup = false;
|
2022-04-01 15:59:47 +03:00
|
|
|
cpu_loop_exit_restore(cs, retaddr);
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
|
2022-08-25 01:16:59 +03:00
|
|
|
|
|
|
|
static void pmu_tlb_fill_incr_ctr(RISCVCPU *cpu, MMUAccessType access_type)
|
|
|
|
{
|
|
|
|
enum riscv_pmu_event_idx pmu_event_type;
|
|
|
|
|
|
|
|
switch (access_type) {
|
|
|
|
case MMU_INST_FETCH:
|
|
|
|
pmu_event_type = RISCV_PMU_EVENT_CACHE_ITLB_PREFETCH_MISS;
|
|
|
|
break;
|
|
|
|
case MMU_DATA_LOAD:
|
|
|
|
pmu_event_type = RISCV_PMU_EVENT_CACHE_DTLB_READ_MISS;
|
|
|
|
break;
|
|
|
|
case MMU_DATA_STORE:
|
|
|
|
pmu_event_type = RISCV_PMU_EVENT_CACHE_DTLB_WRITE_MISS;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
riscv_pmu_incr_ctr(cpu, pmu_event_type);
|
|
|
|
}
|
|
|
|
|
2019-04-02 13:12:38 +03:00
|
|
|
bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
|
|
|
|
MMUAccessType access_type, int mmu_idx,
|
|
|
|
bool probe, uintptr_t retaddr)
|
2018-03-02 15:31:10 +03:00
|
|
|
{
|
|
|
|
RISCVCPU *cpu = RISCV_CPU(cs);
|
|
|
|
CPURISCVState *env = &cpu->env;
|
2020-02-01 04:02:56 +03:00
|
|
|
vaddr im_address;
|
2018-03-02 15:31:10 +03:00
|
|
|
hwaddr pa = 0;
|
2021-02-21 17:01:20 +03:00
|
|
|
int prot, prot2, prot_pmp;
|
2019-06-14 15:17:28 +03:00
|
|
|
bool pmp_violation = false;
|
2020-02-01 04:02:56 +03:00
|
|
|
bool first_stage_error = true;
|
2023-04-12 14:43:24 +03:00
|
|
|
bool two_stage_lookup = mmuidx_2stage(mmu_idx);
|
2022-06-30 09:11:49 +03:00
|
|
|
bool two_stage_indirect_error = false;
|
2018-03-02 15:31:10 +03:00
|
|
|
int ret = TRANSLATE_FAIL;
|
2019-05-30 16:51:32 +03:00
|
|
|
int mode = mmu_idx;
|
2021-02-21 17:01:20 +03:00
|
|
|
/* default TLB page size */
|
|
|
|
target_ulong tlb_size = TARGET_PAGE_SIZE;
|
2018-03-02 15:31:10 +03:00
|
|
|
|
2020-02-01 04:02:56 +03:00
|
|
|
env->guest_phys_fault_addr = 0;
|
|
|
|
|
2019-04-02 13:12:38 +03:00
|
|
|
qemu_log_mask(CPU_LOG_MMU, "%s ad %" VADDR_PRIx " rw %d mmu_idx %d\n",
|
|
|
|
__func__, address, access_type, mmu_idx);
|
|
|
|
|
2022-11-23 12:06:29 +03:00
|
|
|
pmu_tlb_fill_incr_ctr(cpu, access_type);
|
2023-04-12 14:43:24 +03:00
|
|
|
if (two_stage_lookup) {
|
2020-02-01 04:02:56 +03:00
|
|
|
/* Two stage lookup */
|
2020-10-14 13:17:28 +03:00
|
|
|
ret = get_physical_address(env, &pa, &prot, address,
|
|
|
|
&env->guest_phys_fault_addr, access_type,
|
2021-04-06 14:31:09 +03:00
|
|
|
mmu_idx, true, true, false);
|
2020-02-01 04:02:56 +03:00
|
|
|
|
2020-10-14 13:17:28 +03:00
|
|
|
/*
|
|
|
|
* A G-stage exception may be triggered during two state lookup.
|
|
|
|
* And the env->guest_phys_fault_addr has already been set in
|
|
|
|
* get_physical_address().
|
|
|
|
*/
|
|
|
|
if (ret == TRANSLATE_G_STAGE_FAIL) {
|
|
|
|
first_stage_error = false;
|
2022-06-30 09:11:49 +03:00
|
|
|
two_stage_indirect_error = true;
|
2020-10-14 13:17:28 +03:00
|
|
|
}
|
|
|
|
|
2020-02-01 04:02:56 +03:00
|
|
|
qemu_log_mask(CPU_LOG_MMU,
|
|
|
|
"%s 1st-stage address=%" VADDR_PRIx " ret %d physical "
|
2023-01-11 00:29:47 +03:00
|
|
|
HWADDR_FMT_plx " prot %d\n",
|
2020-02-01 04:02:56 +03:00
|
|
|
__func__, address, ret, pa, prot);
|
|
|
|
|
2020-10-14 13:17:28 +03:00
|
|
|
if (ret == TRANSLATE_SUCCESS) {
|
2020-02-01 04:02:56 +03:00
|
|
|
/* Second stage lookup */
|
|
|
|
im_address = pa;
|
|
|
|
|
2020-10-14 13:17:28 +03:00
|
|
|
ret = get_physical_address(env, &pa, &prot2, im_address, NULL,
|
2023-04-12 14:43:26 +03:00
|
|
|
access_type, MMUIdx_U, false, true,
|
2021-04-06 14:31:09 +03:00
|
|
|
false);
|
2020-02-01 04:02:56 +03:00
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_MMU,
|
2023-04-05 11:58:11 +03:00
|
|
|
"%s 2nd-stage address=%" VADDR_PRIx
|
|
|
|
" ret %d physical "
|
|
|
|
HWADDR_FMT_plx " prot %d\n",
|
|
|
|
__func__, im_address, ret, pa, prot2);
|
2020-03-27 01:44:09 +03:00
|
|
|
|
|
|
|
prot &= prot2;
|
2020-02-01 04:02:56 +03:00
|
|
|
|
2021-02-21 17:01:20 +03:00
|
|
|
if (ret == TRANSLATE_SUCCESS) {
|
2023-05-17 12:15:09 +03:00
|
|
|
ret = get_physical_address_pmp(env, &prot_pmp, pa,
|
2021-02-21 17:01:20 +03:00
|
|
|
size, access_type, mode);
|
2023-05-17 12:15:09 +03:00
|
|
|
tlb_size = pmp_get_tlb_size(env, pa);
|
2021-02-21 17:01:21 +03:00
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_MMU,
|
2023-01-11 00:29:47 +03:00
|
|
|
"%s PMP address=" HWADDR_FMT_plx " ret %d prot"
|
2021-02-21 17:01:21 +03:00
|
|
|
" %d tlb_size " TARGET_FMT_lu "\n",
|
|
|
|
__func__, pa, ret, prot_pmp, tlb_size);
|
|
|
|
|
2021-02-21 17:01:20 +03:00
|
|
|
prot &= prot_pmp;
|
2020-02-01 04:02:56 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
if (ret != TRANSLATE_SUCCESS) {
|
|
|
|
/*
|
|
|
|
* Guest physical address translation failed, this is a HS
|
|
|
|
* level exception
|
|
|
|
*/
|
|
|
|
first_stage_error = false;
|
|
|
|
env->guest_phys_fault_addr = (im_address |
|
|
|
|
(address &
|
|
|
|
(TARGET_PAGE_SIZE - 1))) >> 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* Single stage lookup */
|
2020-10-14 13:17:28 +03:00
|
|
|
ret = get_physical_address(env, &pa, &prot, address, NULL,
|
2021-04-06 14:31:09 +03:00
|
|
|
access_type, mmu_idx, true, false, false);
|
2020-02-01 04:02:56 +03:00
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_MMU,
|
|
|
|
"%s address=%" VADDR_PRIx " ret %d physical "
|
2023-01-11 00:29:47 +03:00
|
|
|
HWADDR_FMT_plx " prot %d\n",
|
2020-02-01 04:02:56 +03:00
|
|
|
__func__, address, ret, pa, prot);
|
2019-04-02 13:12:38 +03:00
|
|
|
|
2021-02-21 17:01:20 +03:00
|
|
|
if (ret == TRANSLATE_SUCCESS) {
|
2023-05-17 12:15:09 +03:00
|
|
|
ret = get_physical_address_pmp(env, &prot_pmp, pa,
|
2021-02-21 17:01:20 +03:00
|
|
|
size, access_type, mode);
|
2023-05-17 12:15:09 +03:00
|
|
|
tlb_size = pmp_get_tlb_size(env, pa);
|
2021-02-21 17:01:21 +03:00
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_MMU,
|
2023-01-11 00:29:47 +03:00
|
|
|
"%s PMP address=" HWADDR_FMT_plx " ret %d prot"
|
2021-02-21 17:01:21 +03:00
|
|
|
" %d tlb_size " TARGET_FMT_lu "\n",
|
|
|
|
__func__, pa, ret, prot_pmp, tlb_size);
|
|
|
|
|
2021-02-21 17:01:20 +03:00
|
|
|
prot &= prot_pmp;
|
|
|
|
}
|
2019-06-14 15:19:02 +03:00
|
|
|
}
|
2021-02-21 17:01:20 +03:00
|
|
|
|
2019-06-14 15:19:02 +03:00
|
|
|
if (ret == TRANSLATE_PMP_FAIL) {
|
2019-06-14 15:17:28 +03:00
|
|
|
pmp_violation = true;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
2020-02-01 04:02:56 +03:00
|
|
|
|
2018-03-02 15:31:10 +03:00
|
|
|
if (ret == TRANSLATE_SUCCESS) {
|
2021-02-21 17:01:20 +03:00
|
|
|
tlb_set_page(cs, address & ~(tlb_size - 1), pa & ~(tlb_size - 1),
|
|
|
|
prot, mmu_idx, tlb_size);
|
2019-04-02 13:12:38 +03:00
|
|
|
return true;
|
|
|
|
} else if (probe) {
|
|
|
|
return false;
|
|
|
|
} else {
|
2020-11-04 07:43:29 +03:00
|
|
|
raise_mmu_exception(env, address, access_type, pmp_violation,
|
2023-04-12 14:43:24 +03:00
|
|
|
first_stage_error, two_stage_lookup,
|
2022-06-30 09:11:49 +03:00
|
|
|
two_stage_indirect_error);
|
2022-04-01 15:59:47 +03:00
|
|
|
cpu_loop_exit_restore(cs, retaddr);
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
2020-02-01 04:02:56 +03:00
|
|
|
|
|
|
|
return true;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
2022-06-30 09:11:49 +03:00
|
|
|
|
|
|
|
static target_ulong riscv_transformed_insn(CPURISCVState *env,
|
|
|
|
target_ulong insn,
|
|
|
|
target_ulong taddr)
|
|
|
|
{
|
|
|
|
target_ulong xinsn = 0;
|
|
|
|
target_ulong access_rs1 = 0, access_imm = 0, access_size = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Only Quadrant 0 and Quadrant 2 of RVC instruction space need to
|
|
|
|
* be uncompressed. The Quadrant 1 of RVC instruction space need
|
|
|
|
* not be transformed because these instructions won't generate
|
|
|
|
* any load/store trap.
|
|
|
|
*/
|
|
|
|
|
|
|
|
if ((insn & 0x3) != 0x3) {
|
|
|
|
/* Transform 16bit instruction into 32bit instruction */
|
|
|
|
switch (GET_C_OP(insn)) {
|
|
|
|
case OPC_RISC_C_OP_QUAD0: /* Quadrant 0 */
|
|
|
|
switch (GET_C_FUNC(insn)) {
|
|
|
|
case OPC_RISC_C_FUNC_FLD_LQ:
|
|
|
|
if (riscv_cpu_xlen(env) != 128) { /* C.FLD (RV32/64) */
|
|
|
|
xinsn = OPC_RISC_FLD;
|
|
|
|
xinsn = SET_RD(xinsn, GET_C_RS2S(insn));
|
|
|
|
access_rs1 = GET_C_RS1S(insn);
|
|
|
|
access_imm = GET_C_LD_IMM(insn);
|
|
|
|
access_size = 8;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_LW: /* C.LW */
|
|
|
|
xinsn = OPC_RISC_LW;
|
|
|
|
xinsn = SET_RD(xinsn, GET_C_RS2S(insn));
|
|
|
|
access_rs1 = GET_C_RS1S(insn);
|
|
|
|
access_imm = GET_C_LW_IMM(insn);
|
|
|
|
access_size = 4;
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_FLW_LD:
|
|
|
|
if (riscv_cpu_xlen(env) == 32) { /* C.FLW (RV32) */
|
|
|
|
xinsn = OPC_RISC_FLW;
|
|
|
|
xinsn = SET_RD(xinsn, GET_C_RS2S(insn));
|
|
|
|
access_rs1 = GET_C_RS1S(insn);
|
|
|
|
access_imm = GET_C_LW_IMM(insn);
|
|
|
|
access_size = 4;
|
|
|
|
} else { /* C.LD (RV64/RV128) */
|
|
|
|
xinsn = OPC_RISC_LD;
|
|
|
|
xinsn = SET_RD(xinsn, GET_C_RS2S(insn));
|
|
|
|
access_rs1 = GET_C_RS1S(insn);
|
|
|
|
access_imm = GET_C_LD_IMM(insn);
|
|
|
|
access_size = 8;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_FSD_SQ:
|
|
|
|
if (riscv_cpu_xlen(env) != 128) { /* C.FSD (RV32/64) */
|
|
|
|
xinsn = OPC_RISC_FSD;
|
|
|
|
xinsn = SET_RS2(xinsn, GET_C_RS2S(insn));
|
|
|
|
access_rs1 = GET_C_RS1S(insn);
|
|
|
|
access_imm = GET_C_SD_IMM(insn);
|
|
|
|
access_size = 8;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_SW: /* C.SW */
|
|
|
|
xinsn = OPC_RISC_SW;
|
|
|
|
xinsn = SET_RS2(xinsn, GET_C_RS2S(insn));
|
|
|
|
access_rs1 = GET_C_RS1S(insn);
|
|
|
|
access_imm = GET_C_SW_IMM(insn);
|
|
|
|
access_size = 4;
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_FSW_SD:
|
|
|
|
if (riscv_cpu_xlen(env) == 32) { /* C.FSW (RV32) */
|
|
|
|
xinsn = OPC_RISC_FSW;
|
|
|
|
xinsn = SET_RS2(xinsn, GET_C_RS2S(insn));
|
|
|
|
access_rs1 = GET_C_RS1S(insn);
|
|
|
|
access_imm = GET_C_SW_IMM(insn);
|
|
|
|
access_size = 4;
|
|
|
|
} else { /* C.SD (RV64/RV128) */
|
|
|
|
xinsn = OPC_RISC_SD;
|
|
|
|
xinsn = SET_RS2(xinsn, GET_C_RS2S(insn));
|
|
|
|
access_rs1 = GET_C_RS1S(insn);
|
|
|
|
access_imm = GET_C_SD_IMM(insn);
|
|
|
|
access_size = 8;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_OP_QUAD2: /* Quadrant 2 */
|
|
|
|
switch (GET_C_FUNC(insn)) {
|
|
|
|
case OPC_RISC_C_FUNC_FLDSP_LQSP:
|
|
|
|
if (riscv_cpu_xlen(env) != 128) { /* C.FLDSP (RV32/64) */
|
|
|
|
xinsn = OPC_RISC_FLD;
|
|
|
|
xinsn = SET_RD(xinsn, GET_C_RD(insn));
|
|
|
|
access_rs1 = 2;
|
|
|
|
access_imm = GET_C_LDSP_IMM(insn);
|
|
|
|
access_size = 8;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_LWSP: /* C.LWSP */
|
|
|
|
xinsn = OPC_RISC_LW;
|
|
|
|
xinsn = SET_RD(xinsn, GET_C_RD(insn));
|
|
|
|
access_rs1 = 2;
|
|
|
|
access_imm = GET_C_LWSP_IMM(insn);
|
|
|
|
access_size = 4;
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_FLWSP_LDSP:
|
|
|
|
if (riscv_cpu_xlen(env) == 32) { /* C.FLWSP (RV32) */
|
|
|
|
xinsn = OPC_RISC_FLW;
|
|
|
|
xinsn = SET_RD(xinsn, GET_C_RD(insn));
|
|
|
|
access_rs1 = 2;
|
|
|
|
access_imm = GET_C_LWSP_IMM(insn);
|
|
|
|
access_size = 4;
|
|
|
|
} else { /* C.LDSP (RV64/RV128) */
|
|
|
|
xinsn = OPC_RISC_LD;
|
|
|
|
xinsn = SET_RD(xinsn, GET_C_RD(insn));
|
|
|
|
access_rs1 = 2;
|
|
|
|
access_imm = GET_C_LDSP_IMM(insn);
|
|
|
|
access_size = 8;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_FSDSP_SQSP:
|
|
|
|
if (riscv_cpu_xlen(env) != 128) { /* C.FSDSP (RV32/64) */
|
|
|
|
xinsn = OPC_RISC_FSD;
|
|
|
|
xinsn = SET_RS2(xinsn, GET_C_RS2(insn));
|
|
|
|
access_rs1 = 2;
|
|
|
|
access_imm = GET_C_SDSP_IMM(insn);
|
|
|
|
access_size = 8;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case OPC_RISC_C_FUNC_SWSP: /* C.SWSP */
|
|
|
|
xinsn = OPC_RISC_SW;
|
|
|
|
xinsn = SET_RS2(xinsn, GET_C_RS2(insn));
|
|
|
|
access_rs1 = 2;
|
|
|
|
access_imm = GET_C_SWSP_IMM(insn);
|
|
|
|
access_size = 4;
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
if (riscv_cpu_xlen(env) == 32) { /* C.FSWSP (RV32) */
|
|
|
|
xinsn = OPC_RISC_FSW;
|
|
|
|
xinsn = SET_RS2(xinsn, GET_C_RS2(insn));
|
|
|
|
access_rs1 = 2;
|
|
|
|
access_imm = GET_C_SWSP_IMM(insn);
|
|
|
|
access_size = 4;
|
|
|
|
} else { /* C.SDSP (RV64/RV128) */
|
|
|
|
xinsn = OPC_RISC_SD;
|
|
|
|
xinsn = SET_RS2(xinsn, GET_C_RS2(insn));
|
|
|
|
access_rs1 = 2;
|
|
|
|
access_imm = GET_C_SDSP_IMM(insn);
|
|
|
|
access_size = 8;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Clear Bit1 of transformed instruction to indicate that
|
|
|
|
* original insruction was a 16bit instruction
|
|
|
|
*/
|
|
|
|
xinsn &= ~((target_ulong)0x2);
|
|
|
|
} else {
|
|
|
|
/* Transform 32bit (or wider) instructions */
|
|
|
|
switch (MASK_OP_MAJOR(insn)) {
|
|
|
|
case OPC_RISC_ATOMIC:
|
|
|
|
xinsn = insn;
|
|
|
|
access_rs1 = GET_RS1(insn);
|
|
|
|
access_size = 1 << GET_FUNCT3(insn);
|
|
|
|
break;
|
|
|
|
case OPC_RISC_LOAD:
|
|
|
|
case OPC_RISC_FP_LOAD:
|
|
|
|
xinsn = SET_I_IMM(insn, 0);
|
|
|
|
access_rs1 = GET_RS1(insn);
|
|
|
|
access_imm = GET_IMM(insn);
|
|
|
|
access_size = 1 << GET_FUNCT3(insn);
|
|
|
|
break;
|
|
|
|
case OPC_RISC_STORE:
|
|
|
|
case OPC_RISC_FP_STORE:
|
|
|
|
xinsn = SET_S_IMM(insn, 0);
|
|
|
|
access_rs1 = GET_RS1(insn);
|
|
|
|
access_imm = GET_STORE_IMM(insn);
|
|
|
|
access_size = 1 << GET_FUNCT3(insn);
|
|
|
|
break;
|
|
|
|
case OPC_RISC_SYSTEM:
|
|
|
|
if (MASK_OP_SYSTEM(insn) == OPC_RISC_HLVHSV) {
|
|
|
|
xinsn = insn;
|
|
|
|
access_rs1 = GET_RS1(insn);
|
|
|
|
access_size = 1 << ((GET_FUNCT7(insn) >> 1) & 0x3);
|
|
|
|
access_size = 1 << access_size;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (access_size) {
|
|
|
|
xinsn = SET_RS1(xinsn, (taddr - (env->gpr[access_rs1] + access_imm)) &
|
|
|
|
(access_size - 1));
|
|
|
|
}
|
|
|
|
|
|
|
|
return xinsn;
|
|
|
|
}
|
2021-09-15 06:46:38 +03:00
|
|
|
#endif /* !CONFIG_USER_ONLY */
|
2018-03-02 15:31:10 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Handle Traps
|
|
|
|
*
|
|
|
|
* Adapted from Spike's processor_t::take_trap.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
void riscv_cpu_do_interrupt(CPUState *cs)
|
|
|
|
{
|
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
|
|
|
|
|
|
|
RISCVCPU *cpu = RISCV_CPU(cs);
|
|
|
|
CPURISCVState *env = &cpu->env;
|
2021-12-20 09:49:15 +03:00
|
|
|
bool write_gva = false;
|
2020-10-26 14:55:25 +03:00
|
|
|
uint64_t s;
|
2018-03-02 15:31:10 +03:00
|
|
|
|
2023-04-05 11:58:12 +03:00
|
|
|
/*
|
|
|
|
* cs->exception is 32-bits wide unlike mcause which is XLEN-bits wide
|
2019-03-16 04:21:03 +03:00
|
|
|
* so we mask off the MSB and separate into trap type and cause.
|
|
|
|
*/
|
|
|
|
bool async = !!(cs->exception_index & RISCV_EXCP_INT_FLAG);
|
|
|
|
target_ulong cause = cs->exception_index & RISCV_EXCP_INT_MASK;
|
2022-02-04 20:46:46 +03:00
|
|
|
uint64_t deleg = async ? env->mideleg : env->medeleg;
|
2023-10-16 14:17:35 +03:00
|
|
|
bool s_injected = env->mvip & (1 << cause) & env->mvien &&
|
|
|
|
!(env->mip & (1 << cause));
|
2023-10-16 14:17:36 +03:00
|
|
|
bool vs_injected = env->hvip & (1 << cause) & env->hvien &&
|
|
|
|
!(env->mip & (1 << cause));
|
2019-03-16 04:21:03 +03:00
|
|
|
target_ulong tval = 0;
|
2022-06-30 09:11:49 +03:00
|
|
|
target_ulong tinst = 0;
|
2020-02-01 04:03:02 +03:00
|
|
|
target_ulong htval = 0;
|
|
|
|
target_ulong mtval2 = 0;
|
2019-03-16 04:21:03 +03:00
|
|
|
|
|
|
|
if (!async) {
|
|
|
|
/* set tval to badaddr for traps with address information */
|
|
|
|
switch (cause) {
|
2023-10-16 14:17:32 +03:00
|
|
|
case RISCV_EXCP_SEMIHOST:
|
|
|
|
do_common_semihosting(cs);
|
|
|
|
env->pc += 4;
|
|
|
|
return;
|
2020-02-01 04:01:46 +03:00
|
|
|
case RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT:
|
|
|
|
case RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT:
|
2019-03-16 04:21:03 +03:00
|
|
|
case RISCV_EXCP_LOAD_ADDR_MIS:
|
|
|
|
case RISCV_EXCP_STORE_AMO_ADDR_MIS:
|
|
|
|
case RISCV_EXCP_LOAD_ACCESS_FAULT:
|
|
|
|
case RISCV_EXCP_STORE_AMO_ACCESS_FAULT:
|
|
|
|
case RISCV_EXCP_LOAD_PAGE_FAULT:
|
|
|
|
case RISCV_EXCP_STORE_PAGE_FAULT:
|
2022-05-11 17:45:22 +03:00
|
|
|
write_gva = env->two_stage_lookup;
|
2019-03-16 04:21:03 +03:00
|
|
|
tval = env->badaddr;
|
2022-06-30 09:11:49 +03:00
|
|
|
if (env->two_stage_indirect_lookup) {
|
|
|
|
/*
|
|
|
|
* special pseudoinstruction for G-stage fault taken while
|
|
|
|
* doing VS-stage page table walk.
|
|
|
|
*/
|
|
|
|
tinst = (riscv_cpu_xlen(env) == 32) ? 0x00002000 : 0x00003000;
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* The "Addr. Offset" field in transformed instruction is
|
|
|
|
* non-zero only for misaligned access.
|
|
|
|
*/
|
|
|
|
tinst = riscv_transformed_insn(env, env->bins, tval);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case RISCV_EXCP_INST_GUEST_PAGE_FAULT:
|
|
|
|
case RISCV_EXCP_INST_ADDR_MIS:
|
|
|
|
case RISCV_EXCP_INST_ACCESS_FAULT:
|
|
|
|
case RISCV_EXCP_INST_PAGE_FAULT:
|
|
|
|
write_gva = env->two_stage_lookup;
|
|
|
|
tval = env->badaddr;
|
|
|
|
if (env->two_stage_indirect_lookup) {
|
|
|
|
/*
|
|
|
|
* special pseudoinstruction for G-stage fault taken while
|
|
|
|
* doing VS-stage page table walk.
|
|
|
|
*/
|
|
|
|
tinst = (riscv_cpu_xlen(env) == 32) ? 0x00002000 : 0x00003000;
|
|
|
|
}
|
2019-03-16 04:21:03 +03:00
|
|
|
break;
|
2021-12-20 09:49:16 +03:00
|
|
|
case RISCV_EXCP_ILLEGAL_INST:
|
2022-05-11 17:45:23 +03:00
|
|
|
case RISCV_EXCP_VIRT_INSTRUCTION_FAULT:
|
2021-12-20 09:49:16 +03:00
|
|
|
tval = env->bins;
|
|
|
|
break;
|
2023-01-31 20:09:55 +03:00
|
|
|
case RISCV_EXCP_BREAKPOINT:
|
|
|
|
if (cs->watchpoint_hit) {
|
|
|
|
tval = cs->watchpoint_hit->hitaddr;
|
|
|
|
cs->watchpoint_hit = NULL;
|
|
|
|
}
|
|
|
|
break;
|
2019-03-16 04:21:03 +03:00
|
|
|
default:
|
|
|
|
break;
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
2019-03-16 04:21:03 +03:00
|
|
|
/* ecall is dispatched as one cause so translate based on mode */
|
|
|
|
if (cause == RISCV_EXCP_U_ECALL) {
|
|
|
|
assert(env->priv <= 3);
|
2020-02-01 04:02:30 +03:00
|
|
|
|
|
|
|
if (env->priv == PRV_M) {
|
|
|
|
cause = RISCV_EXCP_M_ECALL;
|
2023-04-05 11:58:10 +03:00
|
|
|
} else if (env->priv == PRV_S && env->virt_enabled) {
|
2020-02-01 04:02:30 +03:00
|
|
|
cause = RISCV_EXCP_VS_ECALL;
|
2023-04-05 11:58:10 +03:00
|
|
|
} else if (env->priv == PRV_S && !env->virt_enabled) {
|
2020-02-01 04:02:30 +03:00
|
|
|
cause = RISCV_EXCP_S_ECALL;
|
|
|
|
} else if (env->priv == PRV_U) {
|
|
|
|
cause = RISCV_EXCP_U_ECALL;
|
|
|
|
}
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-08-14 06:58:19 +03:00
|
|
|
trace_riscv_trap(env->mhartid, async, cause, env->pc, tval,
|
2020-10-02 18:24:14 +03:00
|
|
|
riscv_cpu_get_trap_name(cause, async));
|
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
|
|
|
"%s: hart:"TARGET_FMT_ld", async:%d, cause:"TARGET_FMT_lx", "
|
|
|
|
"epc:0x"TARGET_FMT_lx", tval:0x"TARGET_FMT_lx", desc=%s\n",
|
|
|
|
__func__, env->mhartid, async, cause, env->pc, tval,
|
|
|
|
riscv_cpu_get_trap_name(cause, async));
|
2018-03-02 15:31:10 +03:00
|
|
|
|
2023-10-16 14:17:35 +03:00
|
|
|
if (env->priv <= PRV_S && cause < 64 &&
|
2023-10-16 14:17:36 +03:00
|
|
|
(((deleg >> cause) & 1) || s_injected || vs_injected)) {
|
2018-03-02 15:31:10 +03:00
|
|
|
/* handle the trap in S-mode */
|
2020-02-01 04:02:30 +03:00
|
|
|
if (riscv_has_ext(env, RVH)) {
|
2022-02-04 20:46:46 +03:00
|
|
|
uint64_t hdeleg = async ? env->hideleg : env->hedeleg;
|
2020-11-04 07:43:29 +03:00
|
|
|
|
2023-10-16 14:17:36 +03:00
|
|
|
if (env->virt_enabled &&
|
|
|
|
(((hdeleg >> cause) & 1) || vs_injected)) {
|
2020-08-12 22:13:30 +03:00
|
|
|
/* Trap to VS mode */
|
2020-02-23 13:28:06 +03:00
|
|
|
/*
|
|
|
|
* See if we need to adjust cause. Yes if its VS mode interrupt
|
|
|
|
* no if hypervisor has delegated one of hs mode's interrupt
|
|
|
|
*/
|
|
|
|
if (cause == IRQ_VS_TIMER || cause == IRQ_VS_SOFT ||
|
2020-08-12 22:13:30 +03:00
|
|
|
cause == IRQ_VS_EXT) {
|
2020-02-23 13:28:06 +03:00
|
|
|
cause = cause - 1;
|
2020-08-12 22:13:30 +03:00
|
|
|
}
|
2021-12-20 09:49:15 +03:00
|
|
|
write_gva = false;
|
2023-04-05 11:58:10 +03:00
|
|
|
} else if (env->virt_enabled) {
|
2020-02-01 04:02:30 +03:00
|
|
|
/* Trap into HS mode, from virt */
|
|
|
|
riscv_cpu_swap_hypervisor_regs(env);
|
2020-08-12 22:13:33 +03:00
|
|
|
env->hstatus = set_field(env->hstatus, HSTATUS_SPVP,
|
2020-10-13 18:10:54 +03:00
|
|
|
env->priv);
|
2023-03-27 11:08:49 +03:00
|
|
|
env->hstatus = set_field(env->hstatus, HSTATUS_SPV, true);
|
2021-12-20 09:49:15 +03:00
|
|
|
|
2020-02-01 04:03:02 +03:00
|
|
|
htval = env->guest_phys_fault_addr;
|
|
|
|
|
2020-02-01 04:02:30 +03:00
|
|
|
riscv_cpu_set_virt_enabled(env, 0);
|
|
|
|
} else {
|
|
|
|
/* Trap into HS mode */
|
2021-03-19 17:14:59 +03:00
|
|
|
env->hstatus = set_field(env->hstatus, HSTATUS_SPV, false);
|
2020-02-01 04:03:02 +03:00
|
|
|
htval = env->guest_phys_fault_addr;
|
2020-02-01 04:02:30 +03:00
|
|
|
}
|
2021-12-20 09:49:15 +03:00
|
|
|
env->hstatus = set_field(env->hstatus, HSTATUS_GVA, write_gva);
|
2020-02-01 04:02:30 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
s = env->mstatus;
|
2020-05-05 23:04:50 +03:00
|
|
|
s = set_field(s, MSTATUS_SPIE, get_field(s, MSTATUS_SIE));
|
2018-03-02 15:31:10 +03:00
|
|
|
s = set_field(s, MSTATUS_SPP, env->priv);
|
|
|
|
s = set_field(s, MSTATUS_SIE, 0);
|
2019-01-05 02:23:55 +03:00
|
|
|
env->mstatus = s;
|
2019-04-20 05:27:02 +03:00
|
|
|
env->scause = cause | ((target_ulong)async << (TARGET_LONG_BITS - 1));
|
2019-03-16 04:21:03 +03:00
|
|
|
env->sepc = env->pc;
|
2021-03-19 22:45:29 +03:00
|
|
|
env->stval = tval;
|
2020-02-01 04:03:02 +03:00
|
|
|
env->htval = htval;
|
2022-06-30 09:11:49 +03:00
|
|
|
env->htinst = tinst;
|
2019-03-16 04:21:03 +03:00
|
|
|
env->pc = (env->stvec >> 2 << 2) +
|
2023-04-05 11:58:11 +03:00
|
|
|
((async && (env->stvec & 3) == 1) ? cause * 4 : 0);
|
2019-01-15 02:58:23 +03:00
|
|
|
riscv_cpu_set_mode(env, PRV_S);
|
2018-03-02 15:31:10 +03:00
|
|
|
} else {
|
2019-03-16 04:21:03 +03:00
|
|
|
/* handle the trap in M-mode */
|
2020-02-01 04:02:30 +03:00
|
|
|
if (riscv_has_ext(env, RVH)) {
|
2023-04-05 11:58:10 +03:00
|
|
|
if (env->virt_enabled) {
|
2020-02-01 04:02:30 +03:00
|
|
|
riscv_cpu_swap_hypervisor_regs(env);
|
|
|
|
}
|
|
|
|
env->mstatus = set_field(env->mstatus, MSTATUS_MPV,
|
2023-04-05 11:58:10 +03:00
|
|
|
env->virt_enabled);
|
|
|
|
if (env->virt_enabled && tval) {
|
2020-08-12 22:13:27 +03:00
|
|
|
env->mstatus = set_field(env->mstatus, MSTATUS_GVA, 1);
|
|
|
|
}
|
2020-02-01 04:02:30 +03:00
|
|
|
|
2020-02-01 04:03:02 +03:00
|
|
|
mtval2 = env->guest_phys_fault_addr;
|
|
|
|
|
2020-02-01 04:02:30 +03:00
|
|
|
/* Trapping to M mode, virt is disabled */
|
|
|
|
riscv_cpu_set_virt_enabled(env, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
s = env->mstatus;
|
2020-05-05 23:04:50 +03:00
|
|
|
s = set_field(s, MSTATUS_MPIE, get_field(s, MSTATUS_MIE));
|
2018-03-02 15:31:10 +03:00
|
|
|
s = set_field(s, MSTATUS_MPP, env->priv);
|
|
|
|
s = set_field(s, MSTATUS_MIE, 0);
|
2019-01-05 02:23:55 +03:00
|
|
|
env->mstatus = s;
|
2019-03-16 04:21:03 +03:00
|
|
|
env->mcause = cause | ~(((target_ulong)-1) >> async);
|
|
|
|
env->mepc = env->pc;
|
2021-03-19 22:45:29 +03:00
|
|
|
env->mtval = tval;
|
2020-02-01 04:03:02 +03:00
|
|
|
env->mtval2 = mtval2;
|
2022-06-30 09:11:49 +03:00
|
|
|
env->mtinst = tinst;
|
2019-03-16 04:21:03 +03:00
|
|
|
env->pc = (env->mtvec >> 2 << 2) +
|
2023-04-05 11:58:11 +03:00
|
|
|
((async && (env->mtvec & 3) == 1) ? cause * 4 : 0);
|
2019-01-15 02:58:23 +03:00
|
|
|
riscv_cpu_set_mode(env, PRV_M);
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|
2019-03-16 04:21:21 +03:00
|
|
|
|
2023-04-05 11:58:12 +03:00
|
|
|
/*
|
|
|
|
* NOTE: it is not necessary to yield load reservations here. It is only
|
2019-03-16 04:21:21 +03:00
|
|
|
* necessary for an SC from "another hart" to cause a load reservation
|
|
|
|
* to be yielded. Refer to the memory consistency model section of the
|
|
|
|
* RISC-V ISA Specification.
|
|
|
|
*/
|
|
|
|
|
2021-03-19 17:14:59 +03:00
|
|
|
env->two_stage_lookup = false;
|
2022-06-30 09:11:49 +03:00
|
|
|
env->two_stage_indirect_lookup = false;
|
2018-03-02 15:31:10 +03:00
|
|
|
#endif
|
2021-04-01 18:17:29 +03:00
|
|
|
cs->exception_index = RISCV_EXCP_NONE; /* mark handled to qemu */
|
2018-03-02 15:31:10 +03:00
|
|
|
}
|