2003-11-23 17:55:54 +03:00
|
|
|
/*
|
2005-07-03 00:59:34 +04:00
|
|
|
* PowerPC emulation cpu definitions for qemu.
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2007-03-07 11:32:30 +03:00
|
|
|
* Copyright (c) 2003-2007 Jocelyn Mayer
|
2003-11-23 17:55:54 +03:00
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2020-10-19 09:11:26 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2003-11-23 17:55:54 +03:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-17 00:47:01 +04:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2003-11-23 17:55:54 +03:00
|
|
|
*/
|
2016-06-29 12:05:55 +03:00
|
|
|
|
|
|
|
#ifndef PPC_CPU_H
|
|
|
|
#define PPC_CPU_H
|
2003-11-23 17:55:54 +03:00
|
|
|
|
2016-11-28 10:56:42 +03:00
|
|
|
#include "qemu/int128.h"
|
2022-03-23 18:57:39 +03:00
|
|
|
#include "qemu/cpu-float.h"
|
2019-03-22 21:51:19 +03:00
|
|
|
#include "exec/cpu-defs.h"
|
|
|
|
#include "cpu-qom.h"
|
2020-09-03 23:43:22 +03:00
|
|
|
#include "qom/object.h"
|
2022-05-05 00:05:22 +03:00
|
|
|
#include "hw/registerfields.h"
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2023-10-06 10:55:22 +03:00
|
|
|
#define CPU_RESOLVING_TYPE TYPE_POWERPC_CPU
|
|
|
|
|
2017-04-27 08:18:23 +03:00
|
|
|
#define TCG_GUEST_DEFAULT_MO 0
|
|
|
|
|
2015-01-26 17:21:58 +03:00
|
|
|
#define TARGET_PAGE_BITS_64K 16
|
2011-04-01 08:15:08 +04:00
|
|
|
#define TARGET_PAGE_BITS_16M 24
|
|
|
|
|
2019-03-21 08:29:36 +03:00
|
|
|
#if defined(TARGET_PPC64)
|
2015-05-11 09:29:10 +03:00
|
|
|
#define PPC_ELF_MACHINE EM_PPC64
|
2007-03-07 11:32:30 +03:00
|
|
|
#else
|
2015-05-11 09:29:10 +03:00
|
|
|
#define PPC_ELF_MACHINE EM_PPC
|
2007-03-07 11:32:30 +03:00
|
|
|
#endif
|
2006-12-23 17:18:40 +03:00
|
|
|
|
2022-05-05 00:05:41 +03:00
|
|
|
#define PPC_BIT_NR(bit) (63 - (bit))
|
2018-12-18 01:34:39 +03:00
|
|
|
#define PPC_BIT(bit) (0x8000000000000000ULL >> (bit))
|
|
|
|
#define PPC_BIT32(bit) (0x80000000 >> (bit))
|
|
|
|
#define PPC_BIT8(bit) (0x80 >> (bit))
|
2017-12-06 12:41:50 +03:00
|
|
|
#define PPC_BITMASK(bs, be) ((PPC_BIT(bs) - PPC_BIT(be)) | PPC_BIT(bs))
|
|
|
|
#define PPC_BITMASK32(bs, be) ((PPC_BIT32(bs) - PPC_BIT32(be)) | \
|
|
|
|
PPC_BIT32(bs))
|
2017-12-22 12:55:51 +03:00
|
|
|
#define PPC_BITMASK8(bs, be) ((PPC_BIT8(bs) - PPC_BIT8(be)) | PPC_BIT8(bs))
|
|
|
|
|
2022-06-28 11:05:44 +03:00
|
|
|
/*
|
|
|
|
* QEMU version of the GETFIELD/SETFIELD macros from skiboot
|
|
|
|
*
|
|
|
|
* It might be better to use the existing extract64() and
|
|
|
|
* deposit64() but this means that all the register definitions will
|
|
|
|
* change and become incompatible with the ones found in skiboot.
|
|
|
|
*/
|
|
|
|
#define MASK_TO_LSH(m) (__builtin_ffsll(m) - 1)
|
|
|
|
#define GETFIELD(m, v) (((v) & (m)) >> MASK_TO_LSH(m))
|
|
|
|
#define SETFIELD(m, v, val) \
|
|
|
|
(((v) & ~(m)) | ((((typeof(v))(val)) << MASK_TO_LSH(m)) & (m)))
|
|
|
|
|
2007-09-29 17:06:16 +04:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* Exception vectors definitions */
|
|
|
|
enum {
|
|
|
|
POWERPC_EXCP_NONE = -1,
|
|
|
|
/* The 64 first entries are used by the PowerPC embedded specification */
|
|
|
|
POWERPC_EXCP_CRITICAL = 0, /* Critical input */
|
|
|
|
POWERPC_EXCP_MCHECK = 1, /* Machine check exception */
|
|
|
|
POWERPC_EXCP_DSI = 2, /* Data storage exception */
|
|
|
|
POWERPC_EXCP_ISI = 3, /* Instruction storage exception */
|
|
|
|
POWERPC_EXCP_EXTERNAL = 4, /* External input */
|
|
|
|
POWERPC_EXCP_ALIGN = 5, /* Alignment exception */
|
|
|
|
POWERPC_EXCP_PROGRAM = 6, /* Program exception */
|
|
|
|
POWERPC_EXCP_FPU = 7, /* Floating-point unavailable exception */
|
|
|
|
POWERPC_EXCP_SYSCALL = 8, /* System call exception */
|
|
|
|
POWERPC_EXCP_APU = 9, /* Auxiliary processor unavailable */
|
|
|
|
POWERPC_EXCP_DECR = 10, /* Decrementer exception */
|
|
|
|
POWERPC_EXCP_FIT = 11, /* Fixed-interval timer interrupt */
|
|
|
|
POWERPC_EXCP_WDT = 12, /* Watchdog timer interrupt */
|
2007-11-18 01:42:36 +03:00
|
|
|
POWERPC_EXCP_DTLB = 13, /* Data TLB miss */
|
|
|
|
POWERPC_EXCP_ITLB = 14, /* Instruction TLB miss */
|
2007-09-29 17:06:16 +04:00
|
|
|
POWERPC_EXCP_DEBUG = 15, /* Debug interrupt */
|
|
|
|
/* Vectors 16 to 31 are reserved */
|
|
|
|
POWERPC_EXCP_SPEU = 32, /* SPE/embedded floating-point unavailable */
|
|
|
|
POWERPC_EXCP_EFPDI = 33, /* Embedded floating-point data interrupt */
|
|
|
|
POWERPC_EXCP_EFPRI = 34, /* Embedded floating-point round interrupt */
|
|
|
|
POWERPC_EXCP_EPERFM = 35, /* Embedded performance monitor interrupt */
|
|
|
|
POWERPC_EXCP_DOORI = 36, /* Embedded doorbell interrupt */
|
|
|
|
POWERPC_EXCP_DOORCI = 37, /* Embedded doorbell critical interrupt */
|
2012-01-31 06:09:58 +04:00
|
|
|
POWERPC_EXCP_GDOORI = 38, /* Embedded guest doorbell interrupt */
|
|
|
|
POWERPC_EXCP_GDOORCI = 39, /* Embedded guest doorbell critical interrupt*/
|
|
|
|
POWERPC_EXCP_HYPPRIV = 41, /* Embedded hypervisor priv instruction */
|
|
|
|
/* Vectors 42 to 63 are reserved */
|
2007-09-29 17:06:16 +04:00
|
|
|
/* Exceptions defined in the PowerPC server specification */
|
|
|
|
POWERPC_EXCP_RESET = 64, /* System reset exception */
|
|
|
|
POWERPC_EXCP_DSEG = 65, /* Data segment exception */
|
|
|
|
POWERPC_EXCP_ISEG = 66, /* Instruction segment exception */
|
|
|
|
POWERPC_EXCP_HDECR = 67, /* Hypervisor decrementer exception */
|
|
|
|
POWERPC_EXCP_TRACE = 68, /* Trace exception */
|
|
|
|
POWERPC_EXCP_HDSI = 69, /* Hypervisor data storage exception */
|
|
|
|
POWERPC_EXCP_HISI = 70, /* Hypervisor instruction storage exception */
|
|
|
|
POWERPC_EXCP_HDSEG = 71, /* Hypervisor data segment exception */
|
|
|
|
POWERPC_EXCP_HISEG = 72, /* Hypervisor instruction segment exception */
|
|
|
|
POWERPC_EXCP_VPU = 73, /* Vector unavailable exception */
|
|
|
|
/* 40x specific exceptions */
|
|
|
|
POWERPC_EXCP_PIT = 74, /* Programmable interval timer interrupt */
|
2022-02-09 11:08:55 +03:00
|
|
|
/* Vectors 75-76 are 601 specific exceptions */
|
2007-09-29 17:06:16 +04:00
|
|
|
/* 602 specific exceptions */
|
2022-02-09 11:08:55 +03:00
|
|
|
POWERPC_EXCP_EMUL = 77, /* Emulation trap exception */
|
2007-09-29 17:06:16 +04:00
|
|
|
/* 602/603 specific exceptions */
|
2007-11-18 01:42:36 +03:00
|
|
|
POWERPC_EXCP_IFTLB = 78, /* Instruction fetch TLB miss */
|
2007-09-29 17:06:16 +04:00
|
|
|
POWERPC_EXCP_DLTLB = 79, /* Data load TLB miss */
|
|
|
|
POWERPC_EXCP_DSTLB = 80, /* Data store TLB miss */
|
|
|
|
/* Exceptions available on most PowerPC */
|
|
|
|
POWERPC_EXCP_FPA = 81, /* Floating-point assist exception */
|
2007-11-18 01:42:36 +03:00
|
|
|
POWERPC_EXCP_DABR = 82, /* Data address breakpoint */
|
|
|
|
POWERPC_EXCP_IABR = 83, /* Instruction address breakpoint */
|
|
|
|
POWERPC_EXCP_SMI = 84, /* System management interrupt */
|
|
|
|
POWERPC_EXCP_PERFM = 85, /* Embedded performance monitor interrupt */
|
2007-09-29 17:06:16 +04:00
|
|
|
/* 7xx/74xx specific exceptions */
|
2007-11-18 01:42:36 +03:00
|
|
|
POWERPC_EXCP_THERM = 86, /* Thermal interrupt */
|
2007-09-29 17:06:16 +04:00
|
|
|
/* 74xx specific exceptions */
|
2007-11-18 01:42:36 +03:00
|
|
|
POWERPC_EXCP_VPUA = 87, /* Vector assist exception */
|
2007-09-29 17:06:16 +04:00
|
|
|
/* 970FX specific exceptions */
|
2007-11-18 01:42:36 +03:00
|
|
|
POWERPC_EXCP_SOFTP = 88, /* Soft patch exception */
|
|
|
|
POWERPC_EXCP_MAINT = 89, /* Maintenance exception */
|
2011-04-28 19:20:30 +04:00
|
|
|
/* Freescale embedded cores specific exceptions */
|
2007-11-18 01:42:36 +03:00
|
|
|
POWERPC_EXCP_MEXTBR = 90, /* Maskable external breakpoint */
|
|
|
|
POWERPC_EXCP_NMEXTBR = 91, /* Non maskable external breakpoint */
|
|
|
|
POWERPC_EXCP_ITLBE = 92, /* Instruction TLB error */
|
|
|
|
POWERPC_EXCP_DTLBE = 93, /* Data TLB error */
|
2013-10-22 15:06:17 +04:00
|
|
|
/* VSX Unavailable (Power ISA 2.06 and later) */
|
|
|
|
POWERPC_EXCP_VSXU = 94, /* VSX Unavailable */
|
2014-06-04 16:50:56 +04:00
|
|
|
POWERPC_EXCP_FU = 95, /* Facility Unavailable */
|
2016-06-22 00:48:49 +03:00
|
|
|
/* Additional ISA 2.06 and later server exceptions */
|
|
|
|
POWERPC_EXCP_HV_EMU = 96, /* HV emulation assistance */
|
|
|
|
POWERPC_EXCP_HV_MAINT = 97, /* HMI */
|
|
|
|
POWERPC_EXCP_HV_FU = 98, /* Hypervisor Facility unavailable */
|
2018-01-16 10:41:55 +03:00
|
|
|
/* Server doorbell variants */
|
|
|
|
POWERPC_EXCP_SDOOR = 99,
|
|
|
|
POWERPC_EXCP_SDOOR_HV = 100,
|
2019-02-15 19:16:46 +03:00
|
|
|
/* ISA 3.00 additions */
|
|
|
|
POWERPC_EXCP_HVIRT = 101,
|
2020-05-07 14:53:28 +03:00
|
|
|
POWERPC_EXCP_SYSCALL_VECTORED = 102, /* scv exception */
|
2022-03-02 08:51:36 +03:00
|
|
|
POWERPC_EXCP_PERFM_EBB = 103, /* Performance Monitor EBB Exception */
|
|
|
|
POWERPC_EXCP_EXTERNAL_EBB = 104, /* External EBB Exception */
|
2007-09-29 17:06:16 +04:00
|
|
|
/* EOL */
|
2022-03-02 08:51:36 +03:00
|
|
|
POWERPC_EXCP_NB = 105,
|
2012-04-07 11:23:39 +04:00
|
|
|
/* QEMU exceptions: special cases we want to stop translation */
|
2007-09-29 17:06:16 +04:00
|
|
|
POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only */
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Exceptions error codes */
|
|
|
|
enum {
|
|
|
|
/* Exception subtypes for POWERPC_EXCP_ALIGN */
|
|
|
|
POWERPC_EXCP_ALIGN_FP = 0x01, /* FP alignment exception */
|
|
|
|
POWERPC_EXCP_ALIGN_LST = 0x02, /* Unaligned mult/extern load/store */
|
|
|
|
POWERPC_EXCP_ALIGN_LE = 0x03, /* Multiple little-endian access */
|
|
|
|
POWERPC_EXCP_ALIGN_PROT = 0x04, /* Access cross protection boundary */
|
|
|
|
POWERPC_EXCP_ALIGN_BAT = 0x05, /* Access cross a BAT/seg boundary */
|
|
|
|
POWERPC_EXCP_ALIGN_CACHE = 0x06, /* Impossible dcbz access */
|
2021-06-01 22:35:17 +03:00
|
|
|
POWERPC_EXCP_ALIGN_INSN = 0x07, /* Pref. insn x-ing 64-byte boundary */
|
2007-09-29 17:06:16 +04:00
|
|
|
/* Exception subtypes for POWERPC_EXCP_PROGRAM */
|
|
|
|
/* FP exceptions */
|
|
|
|
POWERPC_EXCP_FP = 0x10,
|
|
|
|
POWERPC_EXCP_FP_OX = 0x01, /* FP overflow */
|
|
|
|
POWERPC_EXCP_FP_UX = 0x02, /* FP underflow */
|
|
|
|
POWERPC_EXCP_FP_ZX = 0x03, /* FP divide by zero */
|
|
|
|
POWERPC_EXCP_FP_XX = 0x04, /* FP inexact */
|
2007-10-27 21:54:30 +04:00
|
|
|
POWERPC_EXCP_FP_VXSNAN = 0x05, /* FP invalid SNaN op */
|
2007-09-29 17:06:16 +04:00
|
|
|
POWERPC_EXCP_FP_VXISI = 0x06, /* FP invalid infinite subtraction */
|
|
|
|
POWERPC_EXCP_FP_VXIDI = 0x07, /* FP invalid infinite divide */
|
|
|
|
POWERPC_EXCP_FP_VXZDZ = 0x08, /* FP invalid zero divide */
|
|
|
|
POWERPC_EXCP_FP_VXIMZ = 0x09, /* FP invalid infinite * zero */
|
|
|
|
POWERPC_EXCP_FP_VXVC = 0x0A, /* FP invalid compare */
|
|
|
|
POWERPC_EXCP_FP_VXSOFT = 0x0B, /* FP invalid operation */
|
|
|
|
POWERPC_EXCP_FP_VXSQRT = 0x0C, /* FP invalid square root */
|
|
|
|
POWERPC_EXCP_FP_VXCVI = 0x0D, /* FP invalid integer conversion */
|
|
|
|
/* Invalid instruction */
|
|
|
|
POWERPC_EXCP_INVAL = 0x20,
|
|
|
|
POWERPC_EXCP_INVAL_INVAL = 0x01, /* Invalid instruction */
|
|
|
|
POWERPC_EXCP_INVAL_LSWX = 0x02, /* Invalid lswx instruction */
|
|
|
|
POWERPC_EXCP_INVAL_SPR = 0x03, /* Invalid SPR access */
|
|
|
|
POWERPC_EXCP_INVAL_FP = 0x04, /* Unimplemented mandatory fp instr */
|
|
|
|
/* Privileged instruction */
|
|
|
|
POWERPC_EXCP_PRIV = 0x30,
|
|
|
|
POWERPC_EXCP_PRIV_OPC = 0x01, /* Privileged operation exception */
|
|
|
|
POWERPC_EXCP_PRIV_REG = 0x02, /* Privileged register exception */
|
|
|
|
/* Trap */
|
|
|
|
POWERPC_EXCP_TRAP = 0x40,
|
|
|
|
};
|
|
|
|
|
2023-10-13 13:12:48 +03:00
|
|
|
/* Exception model */
|
|
|
|
typedef enum powerpc_excp_t {
|
|
|
|
POWERPC_EXCP_UNKNOWN = 0,
|
|
|
|
/* Standard PowerPC exception model */
|
|
|
|
POWERPC_EXCP_STD,
|
|
|
|
/* PowerPC 40x exception model */
|
|
|
|
POWERPC_EXCP_40x,
|
|
|
|
/* PowerPC 603/604/G2 exception model */
|
|
|
|
POWERPC_EXCP_6xx,
|
|
|
|
/* PowerPC 7xx exception model */
|
|
|
|
POWERPC_EXCP_7xx,
|
|
|
|
/* PowerPC 74xx exception model */
|
|
|
|
POWERPC_EXCP_74xx,
|
|
|
|
/* BookE exception model */
|
|
|
|
POWERPC_EXCP_BOOKE,
|
|
|
|
/* PowerPC 970 exception model */
|
|
|
|
POWERPC_EXCP_970,
|
|
|
|
/* POWER7 exception model */
|
|
|
|
POWERPC_EXCP_POWER7,
|
|
|
|
/* POWER8 exception model */
|
|
|
|
POWERPC_EXCP_POWER8,
|
|
|
|
/* POWER9 exception model */
|
|
|
|
POWERPC_EXCP_POWER9,
|
|
|
|
/* POWER10 exception model */
|
|
|
|
POWERPC_EXCP_POWER10,
|
|
|
|
} powerpc_excp_t;
|
|
|
|
|
2023-10-13 13:13:40 +03:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* MMU model */
|
|
|
|
typedef enum powerpc_mmu_t {
|
|
|
|
POWERPC_MMU_UNKNOWN = 0x00000000,
|
|
|
|
/* Standard 32 bits PowerPC MMU */
|
|
|
|
POWERPC_MMU_32B = 0x00000001,
|
|
|
|
/* PowerPC 6xx MMU with software TLB */
|
|
|
|
POWERPC_MMU_SOFT_6xx = 0x00000002,
|
|
|
|
/*
|
|
|
|
* PowerPC 74xx MMU with software TLB (this has been
|
|
|
|
* disabled, see git history for more information.
|
|
|
|
* keywords: tlbld tlbli TLBMISS PTEHI PTELO)
|
|
|
|
*/
|
|
|
|
POWERPC_MMU_SOFT_74xx = 0x00000003,
|
|
|
|
/* PowerPC 4xx MMU with software TLB */
|
|
|
|
POWERPC_MMU_SOFT_4xx = 0x00000004,
|
|
|
|
/* PowerPC MMU in real mode only */
|
|
|
|
POWERPC_MMU_REAL = 0x00000006,
|
|
|
|
/* Freescale MPC8xx MMU model */
|
|
|
|
POWERPC_MMU_MPC8xx = 0x00000007,
|
|
|
|
/* BookE MMU model */
|
|
|
|
POWERPC_MMU_BOOKE = 0x00000008,
|
|
|
|
/* BookE 2.06 MMU model */
|
|
|
|
POWERPC_MMU_BOOKE206 = 0x00000009,
|
|
|
|
#define POWERPC_MMU_64 0x00010000
|
|
|
|
/* 64 bits PowerPC MMU */
|
|
|
|
POWERPC_MMU_64B = POWERPC_MMU_64 | 0x00000001,
|
|
|
|
/* Architecture 2.03 and later (has LPCR) */
|
|
|
|
POWERPC_MMU_2_03 = POWERPC_MMU_64 | 0x00000002,
|
|
|
|
/* Architecture 2.06 variant */
|
|
|
|
POWERPC_MMU_2_06 = POWERPC_MMU_64 | 0x00000003,
|
|
|
|
/* Architecture 2.07 variant */
|
|
|
|
POWERPC_MMU_2_07 = POWERPC_MMU_64 | 0x00000004,
|
|
|
|
/* Architecture 3.00 variant */
|
|
|
|
POWERPC_MMU_3_00 = POWERPC_MMU_64 | 0x00000005,
|
|
|
|
} powerpc_mmu_t;
|
|
|
|
|
|
|
|
static inline bool mmu_is_64bit(powerpc_mmu_t mmu_model)
|
|
|
|
{
|
|
|
|
return mmu_model & POWERPC_MMU_64;
|
|
|
|
}
|
|
|
|
|
2023-10-13 13:14:19 +03:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* Input pins model */
|
|
|
|
typedef enum powerpc_input_t {
|
|
|
|
PPC_FLAGS_INPUT_UNKNOWN = 0,
|
|
|
|
/* PowerPC 6xx bus */
|
|
|
|
PPC_FLAGS_INPUT_6xx,
|
|
|
|
/* BookE bus */
|
|
|
|
PPC_FLAGS_INPUT_BookE,
|
|
|
|
/* PowerPC 405 bus */
|
|
|
|
PPC_FLAGS_INPUT_405,
|
|
|
|
/* PowerPC 970 bus */
|
|
|
|
PPC_FLAGS_INPUT_970,
|
|
|
|
/* PowerPC POWER7 bus */
|
|
|
|
PPC_FLAGS_INPUT_POWER7,
|
|
|
|
/* PowerPC POWER9 bus */
|
|
|
|
PPC_FLAGS_INPUT_POWER9,
|
|
|
|
/* Freescale RCPU bus */
|
|
|
|
PPC_FLAGS_INPUT_RCPU,
|
|
|
|
} powerpc_input_t;
|
|
|
|
|
2020-01-30 05:06:18 +03:00
|
|
|
#define PPC_INPUT(env) ((env)->bus_model)
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2007-09-30 17:03:23 +04:00
|
|
|
/*****************************************************************************/
|
2009-10-02 01:12:16 +04:00
|
|
|
typedef struct opc_handler_t opc_handler_t;
|
2003-11-23 17:55:54 +03:00
|
|
|
|
2005-07-03 00:59:34 +04:00
|
|
|
/*****************************************************************************/
|
target/ppc: Cleanup HPTE accessors for 64-bit hash MMU
Accesses to the hashed page table (HPT) are complicated by the fact that
the HPT could be in one of three places:
1) Within guest memory - when we're emulating a full guest CPU at the
hardware level (e.g. powernv, mac99, g3beige)
2) Within qemu, but outside guest memory - when we're emulating user and
supervisor instructions within TCG, but instead of emulating
the CPU's hypervisor mode, we just emulate a hypervisor's behaviour
(pseries in TCG or KVM-PR)
3) Within the host kernel - a pseries machine using KVM-HV
acceleration. Mostly accesses to the HPT are handled by KVM,
but there are a few cases where qemu needs to access it via a
special fd for the purpose.
In order to batch accesses to the fd in case (3), we use a somewhat awkward
ppc_hash64_start_access() / ppc_hash64_stop_access() pair, which for case
(3) reads / releases several HPTEs from the kernel as a batch (usually a
whole PTEG). For cases (1) & (2) it just returns an address value. The
actual HPTE load helpers then need to interpret the returned token
differently in the 3 cases.
This patch keeps the same basic structure, but simplfiies the details.
First start_access() / stop_access() are renamed to map_hptes() and
unmap_hptes() to make their operation more obvious. Second, map_hptes()
now always returns a qemu pointer, which can always be used in the same way
by the load_hpte() helpers. In case (1) it comes from address_space_map()
in case (2) directly from qemu's HPT buffer and in case (3) from a
temporary buffer read from the KVM fd.
While we're at it, make things a bit more consistent in terms of types and
variable names: avoid variables named 'index' (it shadows index(3) which
can lead to confusing results), use 'hwaddr ptex' for HPTE indices and
uint64_t for each of the HPTE words, use ptex throughout the call stack
instead of pte_offset in some places (we still need that at the bottom
layer, but nowhere else).
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2017-02-27 08:03:41 +03:00
|
|
|
/* Types used to describe some PowerPC registers etc. */
|
2014-11-26 13:39:48 +03:00
|
|
|
typedef struct DisasContext DisasContext;
|
2023-10-13 13:11:18 +03:00
|
|
|
typedef struct ppc_dcr_t ppc_dcr_t;
|
2009-10-02 01:12:16 +04:00
|
|
|
typedef struct ppc_spr_t ppc_spr_t;
|
2023-10-13 13:11:18 +03:00
|
|
|
typedef struct ppc_tb_t ppc_tb_t;
|
2009-10-02 01:12:16 +04:00
|
|
|
typedef union ppc_tlb_t ppc_tlb_t;
|
target/ppc: Fix KVM-HV HPTE accessors
When a 'pseries' guest is running with KVM-HV, the guest's hashed page
table (HPT) is stored within the host kernel, so it is not directly
accessible to qemu. Most of the time, qemu doesn't need to access it:
we're using the hardware MMU, and KVM itself implements the guest
hypercalls for manipulating the HPT.
However, qemu does need access to the in-KVM HPT to implement
get_phys_page_debug() for the benefit of the gdbstub, and maybe for
other debug operations.
To allow this, 7c43bca "target-ppc: Fix page table lookup with kvm
enabled" added kvmppc_hash64_read_pteg() to target/ppc/kvm.c to read
in a batch of HPTEs from the KVM table. Unfortunately, there are a
couple of problems with this:
First, the name of the function implies it always reads a whole PTEG
from the HPT, but in fact in some cases it's used to grab individual
HPTEs (which ends up pulling 8 HPTEs, not aligned to a PTEG from the
kernel).
Second, and more importantly, the code to read the HPTEs from KVM is
simply wrong, in general. The data from the fd that KVM provides is
designed mostly for compact migration rather than this sort of one-off
access, and so needs some decoding for this purpose. The current code
will work in some cases, but if there are invalid HPTEs then it will
not get sane results.
This patch rewrite the HPTE reading function to have a simpler
interface (just read n HPTEs into a caller provided buffer), and to
correctly decode the stream from the kernel.
For consistency we also clean up the similar function for altering
HPTEs within KVM (introduced in c138593 "target-ppc: Update
ppc_hash64_store_hpte to support updating in-kernel htab").
Cc: Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2017-02-27 07:34:19 +03:00
|
|
|
typedef struct ppc_hash_pte64 ppc_hash_pte64_t;
|
2023-10-13 13:11:18 +03:00
|
|
|
typedef struct PPCHash64Options PPCHash64Options;
|
|
|
|
|
|
|
|
typedef struct CPUArchState CPUPPCState;
|
2007-03-07 11:32:30 +03:00
|
|
|
|
2005-07-03 00:59:34 +04:00
|
|
|
/* SPR access micro-ops generations callbacks */
|
2009-10-02 01:12:16 +04:00
|
|
|
struct ppc_spr_t {
|
2021-05-01 05:29:23 +03:00
|
|
|
const char *name;
|
|
|
|
target_ulong default_value;
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
unsigned int gdb_id;
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_TCG
|
2014-11-26 13:39:48 +03:00
|
|
|
void (*uea_read)(DisasContext *ctx, int gpr_num, int spr_num);
|
|
|
|
void (*uea_write)(DisasContext *ctx, int spr_num, int gpr_num);
|
2021-05-01 05:29:23 +03:00
|
|
|
# ifndef CONFIG_USER_ONLY
|
2014-11-26 13:39:48 +03:00
|
|
|
void (*oea_read)(DisasContext *ctx, int gpr_num, int spr_num);
|
|
|
|
void (*oea_write)(DisasContext *ctx, int spr_num, int gpr_num);
|
|
|
|
void (*hea_read)(DisasContext *ctx, int gpr_num, int spr_num);
|
|
|
|
void (*hea_write)(DisasContext *ctx, int spr_num, int gpr_num);
|
2021-05-01 05:29:23 +03:00
|
|
|
# endif
|
2007-03-07 11:32:30 +03:00
|
|
|
#endif
|
2013-02-20 20:41:50 +04:00
|
|
|
#ifdef CONFIG_KVM
|
2019-03-21 08:29:36 +03:00
|
|
|
/*
|
|
|
|
* We (ab)use the fact that all the SPRs will have ids for the
|
2013-02-20 20:41:50 +04:00
|
|
|
* ONE_REG interface will have KVM_REG_PPC to use 0 as meaning,
|
2019-03-21 08:29:36 +03:00
|
|
|
* don't sync this
|
|
|
|
*/
|
2013-02-20 20:41:50 +04:00
|
|
|
uint64_t one_reg_id;
|
|
|
|
#endif
|
2005-07-03 00:59:34 +04:00
|
|
|
};
|
|
|
|
|
2019-01-02 12:14:21 +03:00
|
|
|
/* VSX/Altivec registers (128 bits) */
|
|
|
|
typedef union _ppc_vsr_t {
|
2007-10-07 22:19:26 +04:00
|
|
|
uint8_t u8[16];
|
|
|
|
uint16_t u16[8];
|
|
|
|
uint32_t u32[4];
|
2019-01-02 12:14:21 +03:00
|
|
|
uint64_t u64[2];
|
2008-12-15 10:03:06 +03:00
|
|
|
int8_t s8[16];
|
|
|
|
int16_t s16[8];
|
|
|
|
int32_t s32[4];
|
2014-02-13 01:22:53 +04:00
|
|
|
int64_t s64[2];
|
2022-05-24 17:05:34 +03:00
|
|
|
float16 f16[8];
|
2019-01-02 12:14:21 +03:00
|
|
|
float32 f32[4];
|
|
|
|
float64 f64[2];
|
|
|
|
float128 f128;
|
2014-02-13 01:22:53 +04:00
|
|
|
#ifdef CONFIG_INT128
|
|
|
|
__uint128_t u128;
|
|
|
|
#endif
|
2022-09-06 15:55:16 +03:00
|
|
|
Int128 s128;
|
2019-01-02 12:14:21 +03:00
|
|
|
} ppc_vsr_t;
|
|
|
|
|
|
|
|
typedef ppc_vsr_t ppc_avr_t;
|
2019-09-26 21:57:57 +03:00
|
|
|
typedef ppc_vsr_t ppc_fprp_t;
|
2022-05-24 17:05:31 +03:00
|
|
|
typedef ppc_vsr_t ppc_acc_t;
|
2004-05-21 16:59:32 +04:00
|
|
|
|
2010-03-01 07:11:28 +03:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2005-07-03 00:59:34 +04:00
|
|
|
/* Software TLB cache */
|
2009-10-02 01:12:16 +04:00
|
|
|
typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
|
|
|
|
struct ppc6xx_tlb_t {
|
2007-03-07 11:32:30 +03:00
|
|
|
target_ulong pte0;
|
|
|
|
target_ulong pte1;
|
|
|
|
target_ulong EPN;
|
2007-03-31 15:10:49 +04:00
|
|
|
};
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
typedef struct ppcemb_tlb_t ppcemb_tlb_t;
|
|
|
|
struct ppcemb_tlb_t {
|
2012-12-03 20:42:14 +04:00
|
|
|
uint64_t RPN;
|
2007-03-31 15:10:49 +04:00
|
|
|
target_ulong EPN;
|
2007-03-07 11:32:30 +03:00
|
|
|
target_ulong PID;
|
2007-04-16 13:21:46 +04:00
|
|
|
target_ulong size;
|
|
|
|
uint32_t prot;
|
|
|
|
uint32_t attr; /* Storage attributes */
|
2007-03-31 15:10:49 +04:00
|
|
|
};
|
|
|
|
|
2011-06-16 20:45:43 +04:00
|
|
|
typedef struct ppcmas_tlb_t {
|
|
|
|
uint32_t mas8;
|
|
|
|
uint32_t mas1;
|
|
|
|
uint64_t mas2;
|
|
|
|
uint64_t mas7_3;
|
|
|
|
} ppcmas_tlb_t;
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
union ppc_tlb_t {
|
2011-06-17 03:00:28 +04:00
|
|
|
ppc6xx_tlb_t *tlb6;
|
|
|
|
ppcemb_tlb_t *tlbe;
|
|
|
|
ppcmas_tlb_t *tlbm;
|
2005-07-03 00:59:34 +04:00
|
|
|
};
|
2011-06-17 03:00:28 +04:00
|
|
|
|
|
|
|
/* possible TLB variants */
|
|
|
|
#define TLB_NONE 0
|
|
|
|
#define TLB_6XX 1
|
|
|
|
#define TLB_EMB 2
|
|
|
|
#define TLB_MAS 3
|
2010-03-01 07:11:28 +03:00
|
|
|
#endif
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2018-03-23 05:31:52 +03:00
|
|
|
typedef struct PPCHash64SegmentPageSizes PPCHash64SegmentPageSizes;
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
typedef struct ppc_slb_t ppc_slb_t;
|
|
|
|
struct ppc_slb_t {
|
2011-04-01 08:15:08 +04:00
|
|
|
uint64_t esid;
|
|
|
|
uint64_t vsid;
|
2018-03-23 05:31:52 +03:00
|
|
|
const PPCHash64SegmentPageSizes *sps;
|
2009-03-07 23:57:42 +03:00
|
|
|
};
|
|
|
|
|
2013-10-01 20:19:31 +04:00
|
|
|
#define MAX_SLB_ENTRIES 64
|
2011-04-01 08:15:08 +04:00
|
|
|
#define SEGMENT_SHIFT_256M 28
|
|
|
|
#define SEGMENT_MASK_256M (~((1ULL << SEGMENT_SHIFT_256M) - 1))
|
|
|
|
|
2011-04-01 08:15:18 +04:00
|
|
|
#define SEGMENT_SHIFT_1T 40
|
|
|
|
#define SEGMENT_MASK_1T (~((1ULL << SEGMENT_SHIFT_1T) - 1))
|
|
|
|
|
2019-02-15 20:00:27 +03:00
|
|
|
typedef struct ppc_v3_pate_t {
|
|
|
|
uint64_t dw0;
|
|
|
|
uint64_t dw1;
|
|
|
|
} ppc_v3_pate_t;
|
2011-04-01 08:15:18 +04:00
|
|
|
|
2021-12-17 19:57:18 +03:00
|
|
|
/* PMU related structs and defines */
|
|
|
|
#define PMU_COUNTERS_NUM 6
|
|
|
|
typedef enum {
|
|
|
|
PMU_EVENT_INVALID = 0,
|
|
|
|
PMU_EVENT_INACTIVE,
|
|
|
|
PMU_EVENT_CYCLES,
|
|
|
|
PMU_EVENT_INSTRUCTIONS,
|
2021-12-17 19:57:18 +03:00
|
|
|
PMU_EVENT_INSN_RUN_LATCH,
|
2021-12-17 19:57:18 +03:00
|
|
|
} PMUEventType;
|
|
|
|
|
2005-07-03 00:59:34 +04:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* Machine state register bits definition */
|
2022-05-05 00:05:41 +03:00
|
|
|
#define MSR_SF PPC_BIT_NR(0) /* Sixty-four-bit mode hflags */
|
|
|
|
#define MSR_TAG PPC_BIT_NR(1) /* Tag-active mode (POWERx ?) */
|
|
|
|
#define MSR_ISF PPC_BIT_NR(2) /* Sixty-four-bit interrupt mode on 630 */
|
|
|
|
#define MSR_HV PPC_BIT_NR(3) /* hypervisor state hflags */
|
|
|
|
#define MSR_TS0 PPC_BIT_NR(29) /* Transactional state, 2 bits (Book3s) */
|
|
|
|
#define MSR_TS1 PPC_BIT_NR(30)
|
|
|
|
#define MSR_TM PPC_BIT_NR(31) /* Transactional Memory Available (Book3s) */
|
|
|
|
#define MSR_CM PPC_BIT_NR(32) /* Computation mode for BookE hflags */
|
|
|
|
#define MSR_ICM PPC_BIT_NR(33) /* Interrupt computation mode for BookE */
|
|
|
|
#define MSR_GS PPC_BIT_NR(35) /* guest state for BookE */
|
|
|
|
#define MSR_UCLE PPC_BIT_NR(37) /* User-mode cache lock enable for BookE */
|
|
|
|
#define MSR_VR PPC_BIT_NR(38) /* altivec available x hflags */
|
|
|
|
#define MSR_SPE PPC_BIT_NR(38) /* SPE enable for BookE x hflags */
|
|
|
|
#define MSR_VSX PPC_BIT_NR(40) /* Vector Scalar Extension (>= 2.06)x hflags */
|
|
|
|
#define MSR_S PPC_BIT_NR(41) /* Secure state */
|
|
|
|
#define MSR_KEY PPC_BIT_NR(44) /* key bit on 603e */
|
|
|
|
#define MSR_POW PPC_BIT_NR(45) /* Power management */
|
|
|
|
#define MSR_WE PPC_BIT_NR(45) /* Wait State Enable on 405 */
|
|
|
|
#define MSR_TGPR PPC_BIT_NR(46) /* TGPR usage on 602/603 x */
|
|
|
|
#define MSR_CE PPC_BIT_NR(46) /* Critical int. enable on embedded PPC x */
|
|
|
|
#define MSR_ILE PPC_BIT_NR(47) /* Interrupt little-endian mode */
|
|
|
|
#define MSR_EE PPC_BIT_NR(48) /* External interrupt enable */
|
|
|
|
#define MSR_PR PPC_BIT_NR(49) /* Problem state hflags */
|
|
|
|
#define MSR_FP PPC_BIT_NR(50) /* Floating point available hflags */
|
|
|
|
#define MSR_ME PPC_BIT_NR(51) /* Machine check interrupt enable */
|
|
|
|
#define MSR_FE0 PPC_BIT_NR(52) /* Floating point exception mode 0 */
|
|
|
|
#define MSR_SE PPC_BIT_NR(53) /* Single-step trace enable x hflags */
|
|
|
|
#define MSR_DWE PPC_BIT_NR(53) /* Debug wait enable on 405 x */
|
|
|
|
#define MSR_UBLE PPC_BIT_NR(53) /* User BTB lock enable on e500 x */
|
|
|
|
#define MSR_BE PPC_BIT_NR(54) /* Branch trace enable x hflags */
|
|
|
|
#define MSR_DE PPC_BIT_NR(54) /* Debug int. enable on embedded PPC x */
|
|
|
|
#define MSR_FE1 PPC_BIT_NR(55) /* Floating point exception mode 1 */
|
|
|
|
#define MSR_AL PPC_BIT_NR(56) /* AL bit on POWER */
|
|
|
|
#define MSR_EP PPC_BIT_NR(57) /* Exception prefix on 601 */
|
|
|
|
#define MSR_IR PPC_BIT_NR(58) /* Instruction relocate */
|
|
|
|
#define MSR_IS PPC_BIT_NR(58) /* Instruction address space (BookE) */
|
|
|
|
#define MSR_DR PPC_BIT_NR(59) /* Data relocate */
|
|
|
|
#define MSR_DS PPC_BIT_NR(59) /* Data address space (BookE) */
|
|
|
|
#define MSR_PE PPC_BIT_NR(60) /* Protection enable on 403 */
|
|
|
|
#define MSR_PX PPC_BIT_NR(61) /* Protection exclusive on 403 x */
|
|
|
|
#define MSR_PMM PPC_BIT_NR(61) /* Performance monitor mark on POWER x */
|
|
|
|
#define MSR_RI PPC_BIT_NR(62) /* Recoverable interrupt 1 */
|
|
|
|
#define MSR_LE PPC_BIT_NR(63) /* Little-endian mode 1 hflags */
|
2007-10-26 01:35:50 +04:00
|
|
|
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, SF, MSR_SF, 1)
|
|
|
|
FIELD(MSR, TAG, MSR_TAG, 1)
|
|
|
|
FIELD(MSR, ISF, MSR_ISF, 1)
|
2022-05-05 00:05:38 +03:00
|
|
|
#if defined(TARGET_PPC64)
|
|
|
|
FIELD(MSR, HV, MSR_HV, 1)
|
|
|
|
#define FIELD_EX64_HV(storage) FIELD_EX64(storage, MSR, HV)
|
|
|
|
#else
|
|
|
|
#define FIELD_EX64_HV(storage) 0
|
|
|
|
#endif
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, TS0, MSR_TS0, 1)
|
|
|
|
FIELD(MSR, TS1, MSR_TS1, 1)
|
2022-05-05 00:05:37 +03:00
|
|
|
FIELD(MSR, TS, MSR_TS0, 2)
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, TM, MSR_TM, 1)
|
2022-05-05 00:05:32 +03:00
|
|
|
FIELD(MSR, CM, MSR_CM, 1)
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, ICM, MSR_ICM, 1)
|
2022-05-05 00:05:30 +03:00
|
|
|
FIELD(MSR, GS, MSR_GS, 1)
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, UCLE, MSR_UCLE, 1)
|
|
|
|
FIELD(MSR, VR, MSR_VR, 1)
|
|
|
|
FIELD(MSR, SPE, MSR_SPE, 1)
|
|
|
|
FIELD(MSR, VSX, MSR_VSX, 1)
|
|
|
|
FIELD(MSR, S, MSR_S, 1)
|
|
|
|
FIELD(MSR, KEY, MSR_KEY, 1)
|
2022-05-05 00:05:28 +03:00
|
|
|
FIELD(MSR, POW, MSR_POW, 1)
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, WE, MSR_WE, 1)
|
|
|
|
FIELD(MSR, TGPR, MSR_TGPR, 1)
|
2022-05-05 00:05:27 +03:00
|
|
|
FIELD(MSR, CE, MSR_CE, 1)
|
2022-05-05 00:05:25 +03:00
|
|
|
FIELD(MSR, ILE, MSR_ILE, 1)
|
2022-05-05 00:05:26 +03:00
|
|
|
FIELD(MSR, EE, MSR_EE, 1)
|
2022-05-05 00:05:22 +03:00
|
|
|
FIELD(MSR, PR, MSR_PR, 1)
|
2022-05-05 00:05:31 +03:00
|
|
|
FIELD(MSR, FP, MSR_FP, 1)
|
2022-05-05 00:05:29 +03:00
|
|
|
FIELD(MSR, ME, MSR_ME, 1)
|
2022-05-05 00:05:36 +03:00
|
|
|
FIELD(MSR, FE0, MSR_FE0, 1)
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, SE, MSR_SE, 1)
|
|
|
|
FIELD(MSR, DWE, MSR_DWE, 1)
|
|
|
|
FIELD(MSR, UBLE, MSR_UBLE, 1)
|
|
|
|
FIELD(MSR, BE, MSR_BE, 1)
|
2022-05-05 00:05:39 +03:00
|
|
|
FIELD(MSR, DE, MSR_DE, 1)
|
2022-05-05 00:05:36 +03:00
|
|
|
FIELD(MSR, FE1, MSR_FE1, 1)
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, AL, MSR_AL, 1)
|
2022-05-05 00:05:35 +03:00
|
|
|
FIELD(MSR, EP, MSR_EP, 1)
|
2022-05-05 00:05:33 +03:00
|
|
|
FIELD(MSR, IR, MSR_IR, 1)
|
2022-05-05 00:05:34 +03:00
|
|
|
FIELD(MSR, DR, MSR_DR, 1)
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, IS, MSR_IS, 1)
|
2022-05-05 00:05:24 +03:00
|
|
|
FIELD(MSR, DS, MSR_DS, 1)
|
2022-05-05 00:05:40 +03:00
|
|
|
FIELD(MSR, PE, MSR_PE, 1)
|
|
|
|
FIELD(MSR, PX, MSR_PX, 1)
|
|
|
|
FIELD(MSR, PMM, MSR_PMM, 1)
|
|
|
|
FIELD(MSR, RI, MSR_RI, 1)
|
2022-05-05 00:05:23 +03:00
|
|
|
FIELD(MSR, LE, MSR_LE, 1)
|
2022-05-05 00:05:22 +03:00
|
|
|
|
2022-05-05 00:05:36 +03:00
|
|
|
/*
|
|
|
|
* FE0 and FE1 bits are not side-by-side
|
|
|
|
* so we can't combine them using FIELD()
|
|
|
|
*/
|
|
|
|
#define FIELD_EX64_FE(msr) \
|
|
|
|
((FIELD_EX64(msr, MSR, FE0) << 1) | FIELD_EX64(msr, MSR, FE1))
|
|
|
|
|
2021-10-18 04:01:19 +03:00
|
|
|
/* PMU bits */
|
2021-10-18 04:01:20 +03:00
|
|
|
#define MMCR0_FC PPC_BIT(32) /* Freeze Counters */
|
2023-07-14 14:18:16 +03:00
|
|
|
#define MMCR0_PMAO PPC_BIT(56) /* Perf Monitor Alert Occurred */
|
2021-10-18 04:01:20 +03:00
|
|
|
#define MMCR0_PMAE PPC_BIT(37) /* Perf Monitor Alert Enable */
|
|
|
|
#define MMCR0_EBE PPC_BIT(43) /* Perf Monitor EBB Enable */
|
|
|
|
#define MMCR0_FCECE PPC_BIT(38) /* FC on Enabled Cond or Event */
|
2021-10-18 04:01:19 +03:00
|
|
|
#define MMCR0_PMCC0 PPC_BIT(44) /* PMC Control bit 0 */
|
|
|
|
#define MMCR0_PMCC1 PPC_BIT(45) /* PMC Control bit 1 */
|
target/ppc: PMU basic cycle count for pseries TCG
This patch adds the barebones of the PMU logic by enabling cycle
counting. The overall logic goes as follows:
- MMCR0 reg initial value is set to 0x80000000 (MMCR0_FC set) to avoid
having to spin the PMU right at system init;
- to retrieve the events that are being profiled, pmc_get_event() will
check the current MMCR0 and MMCR1 value and return the appropriate
PMUEventType. For PMCs 1-4, event 0x2 is the implementation dependent
value of PMU_EVENT_INSTRUCTIONS and event 0x1E is the implementation
dependent value of PMU_EVENT_CYCLES. These events are supported by IBM
Power chips since Power8, at least, and the Linux Perf driver makes use
of these events until kernel v5.15. For PMC1, event 0xF0 is the
architected PowerISA event for cycles. Event 0xFE is the architected
PowerISA event for instructions;
- if the counter is frozen, either via the global MMCR0_FC bit or its
individual frozen counter bits, PMU_EVENT_INACTIVE is returned;
- pmu_update_cycles() will go through each counter and update the
values of all PMCs that are counting cycles. This function will be
called every time a MMCR0 update is done to keep counters values
up to date. Upcoming patches will use this function to allow the
counters to be properly updated during read/write of the PMCs
and MMCR1 writes.
Given that the base CPU frequency is fixed at 1Ghz for both powernv and
pseries clock, cycle calculation assumes that 1 nanosecond equals 1 CPU
cycle. Cycle value is then calculated by adding the elapsed time, in
nanoseconds, of the last cycle update done via pmu_update_cycles().
Reviewed-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Daniel Henrique Barboza <danielhb413@gmail.com>
Message-Id: <20211201151734.654994-3-danielhb413@gmail.com>
Signed-off-by: Cédric Le Goater <clg@kaod.org>
2021-12-17 19:57:18 +03:00
|
|
|
#define MMCR0_PMCC PPC_BITMASK(44, 45) /* PMC Control */
|
|
|
|
#define MMCR0_FC14 PPC_BIT(58) /* PMC Freeze Counters 1-4 bit */
|
|
|
|
#define MMCR0_FC56 PPC_BIT(59) /* PMC Freeze Counters 5-6 bit */
|
2021-12-17 19:57:18 +03:00
|
|
|
#define MMCR0_PMC1CE PPC_BIT(48) /* MMCR0 PMC1 Condition Enabled */
|
|
|
|
#define MMCR0_PMCjCE PPC_BIT(49) /* MMCR0 PMCj Condition Enabled */
|
2021-10-18 04:01:20 +03:00
|
|
|
/* MMCR0 userspace r/w mask */
|
|
|
|
#define MMCR0_UREG_MASK (MMCR0_FC | MMCR0_PMAO | MMCR0_PMAE)
|
2021-10-18 04:01:21 +03:00
|
|
|
/* MMCR2 userspace r/w mask */
|
|
|
|
#define MMCR2_FC1P0 PPC_BIT(1) /* MMCR2 FCnP0 for PMC1 */
|
|
|
|
#define MMCR2_FC2P0 PPC_BIT(10) /* MMCR2 FCnP0 for PMC2 */
|
|
|
|
#define MMCR2_FC3P0 PPC_BIT(19) /* MMCR2 FCnP0 for PMC3 */
|
|
|
|
#define MMCR2_FC4P0 PPC_BIT(28) /* MMCR2 FCnP0 for PMC4 */
|
|
|
|
#define MMCR2_FC5P0 PPC_BIT(37) /* MMCR2 FCnP0 for PMC5 */
|
|
|
|
#define MMCR2_FC6P0 PPC_BIT(46) /* MMCR2 FCnP0 for PMC6 */
|
|
|
|
#define MMCR2_UREG_MASK (MMCR2_FC1P0 | MMCR2_FC2P0 | MMCR2_FC3P0 | \
|
|
|
|
MMCR2_FC4P0 | MMCR2_FC5P0 | MMCR2_FC6P0)
|
2021-10-18 04:01:19 +03:00
|
|
|
|
target/ppc: PMU basic cycle count for pseries TCG
This patch adds the barebones of the PMU logic by enabling cycle
counting. The overall logic goes as follows:
- MMCR0 reg initial value is set to 0x80000000 (MMCR0_FC set) to avoid
having to spin the PMU right at system init;
- to retrieve the events that are being profiled, pmc_get_event() will
check the current MMCR0 and MMCR1 value and return the appropriate
PMUEventType. For PMCs 1-4, event 0x2 is the implementation dependent
value of PMU_EVENT_INSTRUCTIONS and event 0x1E is the implementation
dependent value of PMU_EVENT_CYCLES. These events are supported by IBM
Power chips since Power8, at least, and the Linux Perf driver makes use
of these events until kernel v5.15. For PMC1, event 0xF0 is the
architected PowerISA event for cycles. Event 0xFE is the architected
PowerISA event for instructions;
- if the counter is frozen, either via the global MMCR0_FC bit or its
individual frozen counter bits, PMU_EVENT_INACTIVE is returned;
- pmu_update_cycles() will go through each counter and update the
values of all PMCs that are counting cycles. This function will be
called every time a MMCR0 update is done to keep counters values
up to date. Upcoming patches will use this function to allow the
counters to be properly updated during read/write of the PMCs
and MMCR1 writes.
Given that the base CPU frequency is fixed at 1Ghz for both powernv and
pseries clock, cycle calculation assumes that 1 nanosecond equals 1 CPU
cycle. Cycle value is then calculated by adding the elapsed time, in
nanoseconds, of the last cycle update done via pmu_update_cycles().
Reviewed-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Daniel Henrique Barboza <danielhb413@gmail.com>
Message-Id: <20211201151734.654994-3-danielhb413@gmail.com>
Signed-off-by: Cédric Le Goater <clg@kaod.org>
2021-12-17 19:57:18 +03:00
|
|
|
#define MMCR1_EVT_SIZE 8
|
|
|
|
/* extract64() does a right shift before extracting */
|
|
|
|
#define MMCR1_PMC1SEL_START 32
|
|
|
|
#define MMCR1_PMC1EVT_EXTR (64 - MMCR1_PMC1SEL_START - MMCR1_EVT_SIZE)
|
|
|
|
#define MMCR1_PMC2SEL_START 40
|
|
|
|
#define MMCR1_PMC2EVT_EXTR (64 - MMCR1_PMC2SEL_START - MMCR1_EVT_SIZE)
|
|
|
|
#define MMCR1_PMC3SEL_START 48
|
|
|
|
#define MMCR1_PMC3EVT_EXTR (64 - MMCR1_PMC3SEL_START - MMCR1_EVT_SIZE)
|
|
|
|
#define MMCR1_PMC4SEL_START 56
|
|
|
|
#define MMCR1_PMC4EVT_EXTR (64 - MMCR1_PMC4SEL_START - MMCR1_EVT_SIZE)
|
|
|
|
|
2021-12-17 19:57:18 +03:00
|
|
|
/* PMU uses CTRL_RUN to sample PM_RUN_INST_CMPL */
|
|
|
|
#define CTRL_RUN PPC_BIT(63)
|
|
|
|
|
2021-12-17 19:57:19 +03:00
|
|
|
/* EBB/BESCR bits */
|
|
|
|
/* Global Enable */
|
|
|
|
#define BESCR_GE PPC_BIT(0)
|
|
|
|
/* External Event-based Exception Enable */
|
|
|
|
#define BESCR_EE PPC_BIT(30)
|
|
|
|
/* Performance Monitor Event-based Exception Enable */
|
|
|
|
#define BESCR_PME PPC_BIT(31)
|
|
|
|
/* External Event-based Exception Occurred */
|
|
|
|
#define BESCR_EEO PPC_BIT(62)
|
|
|
|
/* Performance Monitor Event-based Exception Occurred */
|
|
|
|
#define BESCR_PMEO PPC_BIT(63)
|
|
|
|
#define BESCR_INVALID PPC_BITMASK(32, 33)
|
|
|
|
|
2016-03-21 15:52:31 +03:00
|
|
|
/* LPCR bits */
|
2017-12-06 12:41:50 +03:00
|
|
|
#define LPCR_VPM0 PPC_BIT(0)
|
|
|
|
#define LPCR_VPM1 PPC_BIT(1)
|
|
|
|
#define LPCR_ISL PPC_BIT(2)
|
|
|
|
#define LPCR_KBV PPC_BIT(3)
|
2016-06-27 09:55:15 +03:00
|
|
|
#define LPCR_DPFD_SHIFT (63 - 11)
|
2017-02-10 08:25:52 +03:00
|
|
|
#define LPCR_DPFD (0x7ull << LPCR_DPFD_SHIFT)
|
2016-06-27 09:55:15 +03:00
|
|
|
#define LPCR_VRMASD_SHIFT (63 - 16)
|
|
|
|
#define LPCR_VRMASD (0x1full << LPCR_VRMASD_SHIFT)
|
2017-02-10 08:25:53 +03:00
|
|
|
/* P9: Power-saving mode Exit Cause Enable (Upper Section) Mask */
|
|
|
|
#define LPCR_PECE_U_SHIFT (63 - 19)
|
|
|
|
#define LPCR_PECE_U_MASK (0x7ull << LPCR_PECE_U_SHIFT)
|
2017-12-06 12:41:50 +03:00
|
|
|
#define LPCR_HVEE PPC_BIT(17) /* Hypervisor Virt Exit Enable */
|
2021-05-01 10:24:35 +03:00
|
|
|
#define LPCR_RMLS_SHIFT (63 - 37) /* RMLS (removed in ISA v3.0) */
|
2016-06-27 09:55:15 +03:00
|
|
|
#define LPCR_RMLS (0xfull << LPCR_RMLS_SHIFT)
|
2021-05-01 10:24:35 +03:00
|
|
|
#define LPCR_HAIL PPC_BIT(37) /* ISA v3.1 HV AIL=3 equivalent */
|
2017-12-06 12:41:50 +03:00
|
|
|
#define LPCR_ILE PPC_BIT(38)
|
2021-05-01 10:24:35 +03:00
|
|
|
#define LPCR_AIL_SHIFT (63 - 40) /* Alternate interrupt location */
|
2016-03-21 15:52:31 +03:00
|
|
|
#define LPCR_AIL (3ull << LPCR_AIL_SHIFT)
|
2017-12-06 12:41:50 +03:00
|
|
|
#define LPCR_UPRT PPC_BIT(41) /* Use Process Table */
|
|
|
|
#define LPCR_EVIRT PPC_BIT(42) /* Enhanced Virtualisation */
|
2019-02-15 20:00:18 +03:00
|
|
|
#define LPCR_HR PPC_BIT(43) /* Host Radix */
|
2017-12-06 12:41:50 +03:00
|
|
|
#define LPCR_ONL PPC_BIT(45)
|
|
|
|
#define LPCR_LD PPC_BIT(46) /* Large Decrementer */
|
|
|
|
#define LPCR_P7_PECE0 PPC_BIT(49)
|
|
|
|
#define LPCR_P7_PECE1 PPC_BIT(50)
|
|
|
|
#define LPCR_P7_PECE2 PPC_BIT(51)
|
|
|
|
#define LPCR_P8_PECE0 PPC_BIT(47)
|
|
|
|
#define LPCR_P8_PECE1 PPC_BIT(48)
|
|
|
|
#define LPCR_P8_PECE2 PPC_BIT(49)
|
|
|
|
#define LPCR_P8_PECE3 PPC_BIT(50)
|
|
|
|
#define LPCR_P8_PECE4 PPC_BIT(51)
|
2017-02-10 08:25:53 +03:00
|
|
|
/* P9: Power-saving mode Exit Cause Enable (Lower Section) Mask */
|
|
|
|
#define LPCR_PECE_L_SHIFT (63 - 51)
|
|
|
|
#define LPCR_PECE_L_MASK (0x1full << LPCR_PECE_L_SHIFT)
|
2017-12-06 12:41:50 +03:00
|
|
|
#define LPCR_PDEE PPC_BIT(47) /* Privileged Doorbell Exit EN */
|
|
|
|
#define LPCR_HDEE PPC_BIT(48) /* Hyperv Doorbell Exit Enable */
|
|
|
|
#define LPCR_EEE PPC_BIT(49) /* External Exit Enable */
|
|
|
|
#define LPCR_DEE PPC_BIT(50) /* Decrementer Exit Enable */
|
|
|
|
#define LPCR_OEE PPC_BIT(51) /* Other Exit Enable */
|
|
|
|
#define LPCR_MER PPC_BIT(52)
|
|
|
|
#define LPCR_GTSE PPC_BIT(53) /* Guest Translation Shootdown */
|
|
|
|
#define LPCR_TC PPC_BIT(54)
|
|
|
|
#define LPCR_HEIC PPC_BIT(59) /* HV Extern Interrupt Control */
|
|
|
|
#define LPCR_LPES0 PPC_BIT(60)
|
|
|
|
#define LPCR_LPES1 PPC_BIT(61)
|
|
|
|
#define LPCR_RMI PPC_BIT(62)
|
|
|
|
#define LPCR_HVICE PPC_BIT(62) /* HV Virtualisation Int Enable */
|
|
|
|
#define LPCR_HDICE PPC_BIT(63)
|
2013-08-07 04:47:01 +04:00
|
|
|
|
2019-02-15 19:16:41 +03:00
|
|
|
/* PSSCR bits */
|
|
|
|
#define PSSCR_ESL PPC_BIT(42) /* Enable State Loss */
|
|
|
|
#define PSSCR_EC PPC_BIT(43) /* Exit Criterion */
|
|
|
|
|
2020-01-20 13:49:35 +03:00
|
|
|
/* HFSCR bits */
|
|
|
|
#define HFSCR_MSGP PPC_BIT(53) /* Privileged Message Send Facilities */
|
|
|
|
#define HFSCR_IC_MSGP 0xA
|
|
|
|
|
2018-08-14 19:09:51 +03:00
|
|
|
#define DBCR0_ICMP (1 << 27)
|
|
|
|
#define DBCR0_BRT (1 << 26)
|
|
|
|
#define DBSR_ICMP (1 << 27)
|
|
|
|
#define DBSR_BRT (1 << 26)
|
|
|
|
|
2007-11-18 00:14:09 +03:00
|
|
|
/* Hypervisor bit is more specific */
|
|
|
|
#if defined(TARGET_PPC64)
|
2019-12-11 09:07:44 +03:00
|
|
|
#define MSR_HVB (1ULL << MSR_HV)
|
2007-11-18 00:14:09 +03:00
|
|
|
#else
|
|
|
|
#define MSR_HVB (0ULL)
|
|
|
|
#endif
|
2003-11-23 17:55:54 +03:00
|
|
|
|
2017-03-01 10:12:55 +03:00
|
|
|
/* DSISR */
|
|
|
|
#define DSISR_NOPTE 0x40000000
|
|
|
|
/* Not permitted by access authority of encoded access authority */
|
|
|
|
#define DSISR_PROTFAULT 0x08000000
|
|
|
|
#define DSISR_ISSTORE 0x02000000
|
|
|
|
/* Not permitted by virtual page class key protection */
|
|
|
|
#define DSISR_AMR 0x00200000
|
2017-05-02 09:37:17 +03:00
|
|
|
/* Unsupported Radix Tree Configuration */
|
|
|
|
#define DSISR_R_BADCONFIG 0x00080000
|
2020-04-03 17:00:56 +03:00
|
|
|
#define DSISR_ATOMIC_RC 0x00040000
|
|
|
|
/* Unable to translate address of (guest) pde or process/page table entry */
|
|
|
|
#define DSISR_PRTABLE_FAULT 0x00020000
|
2017-03-01 10:12:55 +03:00
|
|
|
|
2017-03-01 10:12:52 +03:00
|
|
|
/* SRR1 error code fields */
|
|
|
|
|
2017-03-01 10:12:55 +03:00
|
|
|
#define SRR1_NOPTE DSISR_NOPTE
|
|
|
|
/* Not permitted due to no-execute or guard bit set */
|
2017-03-01 10:12:54 +03:00
|
|
|
#define SRR1_NOEXEC_GUARD 0x10000000
|
2017-03-01 10:12:55 +03:00
|
|
|
#define SRR1_PROTFAULT DSISR_PROTFAULT
|
|
|
|
#define SRR1_IAMR DSISR_AMR
|
2017-03-01 10:12:52 +03:00
|
|
|
|
2020-05-11 23:02:02 +03:00
|
|
|
/* SRR1[42:45] wakeup fields for System Reset Interrupt */
|
|
|
|
|
|
|
|
#define SRR1_WAKEMASK 0x003c0000 /* reason for wakeup */
|
|
|
|
|
|
|
|
#define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */
|
|
|
|
#define SRR1_WAKEHVI 0x00240000 /* Hypervisor Virt. Interrupt (P9) */
|
|
|
|
#define SRR1_WAKEEE 0x00200000 /* External interrupt */
|
|
|
|
#define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */
|
|
|
|
#define SRR1_WAKEDBELL 0x00140000 /* Privileged doorbell */
|
|
|
|
#define SRR1_WAKERESET 0x00100000 /* System reset */
|
|
|
|
#define SRR1_WAKEHDBELL 0x000c0000 /* Hypervisor doorbell */
|
|
|
|
#define SRR1_WAKESCOM 0x00080000 /* SCOM not in power-saving mode */
|
|
|
|
|
|
|
|
/* SRR1[46:47] power-saving exit mode */
|
|
|
|
|
|
|
|
#define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask */
|
|
|
|
|
|
|
|
#define SRR1_WS_HVLOSS 0x00030000 /* HV resources not maintained */
|
|
|
|
#define SRR1_WS_GPRLOSS 0x00020000 /* GPRs not maintained */
|
|
|
|
#define SRR1_WS_NOLOSS 0x00010000 /* All resources maintained */
|
|
|
|
|
2014-06-04 16:50:56 +04:00
|
|
|
/* Facility Status and Control (FSCR) bits */
|
|
|
|
#define FSCR_EBB (63 - 56) /* Event-Based Branch Facility */
|
|
|
|
#define FSCR_TAR (63 - 55) /* Target Address Register */
|
2020-05-07 14:53:28 +03:00
|
|
|
#define FSCR_SCV (63 - 51) /* System call vectored */
|
2014-06-04 16:50:56 +04:00
|
|
|
/* Interrupt cause mask and position in FSCR. HFSCR has the same format */
|
|
|
|
#define FSCR_IC_MASK (0xFFULL)
|
|
|
|
#define FSCR_IC_POS (63 - 7)
|
|
|
|
#define FSCR_IC_DSCR_SPR3 2
|
|
|
|
#define FSCR_IC_PMU 3
|
|
|
|
#define FSCR_IC_BHRB 4
|
|
|
|
#define FSCR_IC_TM 5
|
|
|
|
#define FSCR_IC_EBB 7
|
|
|
|
#define FSCR_IC_TAR 8
|
2020-05-07 14:53:28 +03:00
|
|
|
#define FSCR_IC_SCV 12
|
2014-06-04 16:50:56 +04:00
|
|
|
|
2010-09-20 21:06:32 +04:00
|
|
|
/* Exception state register bits definition */
|
2017-12-06 12:41:50 +03:00
|
|
|
#define ESR_PIL PPC_BIT(36) /* Illegal Instruction */
|
|
|
|
#define ESR_PPR PPC_BIT(37) /* Privileged Instruction */
|
|
|
|
#define ESR_PTR PPC_BIT(38) /* Trap */
|
|
|
|
#define ESR_FP PPC_BIT(39) /* Floating-Point Operation */
|
|
|
|
#define ESR_ST PPC_BIT(40) /* Store Operation */
|
|
|
|
#define ESR_AP PPC_BIT(44) /* Auxiliary Processor Operation */
|
|
|
|
#define ESR_PUO PPC_BIT(45) /* Unimplemented Operation */
|
|
|
|
#define ESR_BO PPC_BIT(46) /* Byte Ordering */
|
|
|
|
#define ESR_PIE PPC_BIT(47) /* Imprecise exception */
|
|
|
|
#define ESR_DATA PPC_BIT(53) /* Data Access (Embedded page table) */
|
|
|
|
#define ESR_TLBI PPC_BIT(54) /* TLB Ineligible (Embedded page table) */
|
|
|
|
#define ESR_PT PPC_BIT(55) /* Page Table (Embedded page table) */
|
|
|
|
#define ESR_SPV PPC_BIT(56) /* SPE/VMX operation */
|
|
|
|
#define ESR_EPID PPC_BIT(57) /* External Process ID operation */
|
|
|
|
#define ESR_VLEMI PPC_BIT(58) /* VLE operation */
|
|
|
|
#define ESR_MIF PPC_BIT(62) /* Misaligned instruction (VLE) */
|
2010-09-20 21:06:32 +04:00
|
|
|
|
2014-12-18 19:34:33 +03:00
|
|
|
/* Transaction EXception And Summary Register bits */
|
|
|
|
#define TEXASR_FAILURE_PERSISTENT (63 - 7)
|
|
|
|
#define TEXASR_DISALLOWED (63 - 8)
|
|
|
|
#define TEXASR_NESTING_OVERFLOW (63 - 9)
|
|
|
|
#define TEXASR_FOOTPRINT_OVERFLOW (63 - 10)
|
|
|
|
#define TEXASR_SELF_INDUCED_CONFLICT (63 - 11)
|
|
|
|
#define TEXASR_NON_TRANSACTIONAL_CONFLICT (63 - 12)
|
|
|
|
#define TEXASR_TRANSACTION_CONFLICT (63 - 13)
|
|
|
|
#define TEXASR_TRANSLATION_INVALIDATION_CONFLICT (63 - 14)
|
|
|
|
#define TEXASR_IMPLEMENTATION_SPECIFIC (63 - 15)
|
|
|
|
#define TEXASR_INSTRUCTION_FETCH_CONFLICT (63 - 16)
|
|
|
|
#define TEXASR_ABORT (63 - 31)
|
|
|
|
#define TEXASR_SUSPENDED (63 - 32)
|
|
|
|
#define TEXASR_PRIVILEGE_HV (63 - 34)
|
|
|
|
#define TEXASR_PRIVILEGE_PR (63 - 35)
|
|
|
|
#define TEXASR_FAILURE_SUMMARY (63 - 36)
|
|
|
|
#define TEXASR_TFIAR_EXACT (63 - 37)
|
|
|
|
#define TEXASR_ROT (63 - 38)
|
|
|
|
#define TEXASR_TRANSACTION_LEVEL (63 - 52) /* 12 bits */
|
|
|
|
|
2007-10-07 18:41:00 +04:00
|
|
|
enum {
|
2007-11-19 04:48:12 +03:00
|
|
|
POWERPC_FLAG_NONE = 0x00000000,
|
2007-10-07 18:41:00 +04:00
|
|
|
/* Flag for MSR bit 25 signification (VRE/SPE) */
|
2007-11-19 04:48:12 +03:00
|
|
|
POWERPC_FLAG_SPE = 0x00000001,
|
|
|
|
POWERPC_FLAG_VRE = 0x00000002,
|
2007-10-07 18:41:00 +04:00
|
|
|
/* Flag for MSR bit 17 signification (TGPR/CE) */
|
2007-11-19 04:48:12 +03:00
|
|
|
POWERPC_FLAG_TGPR = 0x00000004,
|
|
|
|
POWERPC_FLAG_CE = 0x00000008,
|
2007-10-07 18:41:00 +04:00
|
|
|
/* Flag for MSR bit 10 signification (SE/DWE/UBLE) */
|
2007-11-19 04:48:12 +03:00
|
|
|
POWERPC_FLAG_SE = 0x00000010,
|
|
|
|
POWERPC_FLAG_DWE = 0x00000020,
|
|
|
|
POWERPC_FLAG_UBLE = 0x00000040,
|
2007-10-07 18:41:00 +04:00
|
|
|
/* Flag for MSR bit 9 signification (BE/DE) */
|
2007-11-19 04:48:12 +03:00
|
|
|
POWERPC_FLAG_BE = 0x00000080,
|
|
|
|
POWERPC_FLAG_DE = 0x00000100,
|
2007-11-18 00:14:09 +03:00
|
|
|
/* Flag for MSR bit 2 signification (PX/PMM) */
|
2007-11-19 04:48:12 +03:00
|
|
|
POWERPC_FLAG_PX = 0x00000200,
|
|
|
|
POWERPC_FLAG_PMM = 0x00000400,
|
|
|
|
/* Flag for special features */
|
2022-02-09 11:08:55 +03:00
|
|
|
/* Decrementer clock */
|
2007-11-19 04:48:12 +03:00
|
|
|
POWERPC_FLAG_BUS_CLK = 0x00020000,
|
2011-08-31 19:45:10 +04:00
|
|
|
/* Has CFAR */
|
|
|
|
POWERPC_FLAG_CFAR = 0x00040000,
|
2013-10-22 15:05:46 +04:00
|
|
|
/* Has VSX */
|
|
|
|
POWERPC_FLAG_VSX = 0x00080000,
|
2014-12-18 19:34:30 +03:00
|
|
|
/* Has Transaction Memory (ISA 2.07) */
|
|
|
|
POWERPC_FLAG_TM = 0x00100000,
|
2020-05-07 14:53:28 +03:00
|
|
|
/* Has SCV (ISA 3.00) */
|
|
|
|
POWERPC_FLAG_SCV = 0x00200000,
|
2023-06-22 12:33:51 +03:00
|
|
|
/* Has >1 thread per core */
|
|
|
|
POWERPC_FLAG_SMT = 0x00400000,
|
target/ppc: Add LPAR-per-core vs per-thread mode flag
The Power ISA has the concept of sub-processors:
Hardware is allowed to sub-divide a multi-threaded processor into
"sub-processors" that appear to privileged programs as multi-threaded
processors with fewer threads.
POWER9 and POWER10 have two modes, either every thread is a
sub-processor or all threads appear as one multi-threaded processor. In
the user manuals these are known as "LPAR per thread" / "Thread LPAR",
and "LPAR per core" / "1 LPAR", respectively.
The practical difference is: in thread LPAR mode, non-hypervisor SPRs
are not shared between threads and msgsndp can not be used to message
siblings. In 1 LPAR mode, some SPRs are shared and msgsndp is usable.
Thrad LPAR allows multiple partitions to run concurrently on the same
core, and is a requirement for KVM to run on POWER9/10 (which does not
gang-schedule an LPAR on all threads of a core like POWER8 KVM).
Traditionally, SMT in PAPR environments including PowerVM and the
pseries QEMU machine with KVM acceleration behaves as in 1 LPAR mode.
In OPAL systems, Thread LPAR is used. When adding SMT to the powernv
machine, it is therefore preferable to emulate Thread LPAR.
To account for this difference between pseries and powernv, an LPAR mode
flag is added such that SPRs can be implemented as per-LPAR shared, and
that becomes either per-thread or per-core depending on the flag.
Reviewed-by: Joel Stanley <joel@jms.id.au>
Reviewed-by: Cédric Le Goater <clg@kaod.org>
Tested-by: Cédric Le Goater <clg@kaod.org>
Signed-off-by: Nicholas Piggin <npiggin@gmail.com>
Message-ID: <20230705120631.27670-2-npiggin@gmail.com>
Signed-off-by: Daniel Henrique Barboza <danielhb413@gmail.com>
2023-07-05 15:06:28 +03:00
|
|
|
/* Using "LPAR per core" mode (as opposed to per-thread) */
|
|
|
|
POWERPC_FLAG_SMT_1LPAR = 0x00800000,
|
2007-10-07 18:41:00 +04:00
|
|
|
};
|
|
|
|
|
2021-03-23 21:43:32 +03:00
|
|
|
/*
|
|
|
|
* Bits for env->hflags.
|
|
|
|
*
|
|
|
|
* Most of these bits overlap with corresponding bits in MSR,
|
|
|
|
* but some come from other sources. Those that do come from
|
|
|
|
* the MSR are validated in hreg_compute_hflags.
|
|
|
|
*/
|
|
|
|
enum {
|
2022-02-09 11:08:55 +03:00
|
|
|
HFLAGS_LE = 0, /* MSR_LE */
|
2021-03-23 21:43:32 +03:00
|
|
|
HFLAGS_HV = 1, /* computed from MSR_HV and other state */
|
|
|
|
HFLAGS_64 = 2, /* computed from MSR_CE and MSR_SF */
|
2021-03-23 21:43:36 +03:00
|
|
|
HFLAGS_GTSE = 3, /* computed from SPR_LPCR[GTSE] */
|
2021-03-23 21:43:32 +03:00
|
|
|
HFLAGS_DR = 4, /* MSR_DR */
|
2021-09-17 14:47:50 +03:00
|
|
|
HFLAGS_HR = 5, /* computed from SPR_LPCR[HR] */
|
2021-03-23 21:43:32 +03:00
|
|
|
HFLAGS_SPE = 6, /* from MSR_SPE if cpu has SPE; avoid overlap w/ MSR_VR */
|
|
|
|
HFLAGS_TM = 8, /* computed from MSR_TM */
|
|
|
|
HFLAGS_BE = 9, /* MSR_BE -- from elsewhere on embedded ppc */
|
|
|
|
HFLAGS_SE = 10, /* MSR_SE -- from elsewhere on embedded ppc */
|
|
|
|
HFLAGS_FP = 13, /* MSR_FP */
|
|
|
|
HFLAGS_PR = 14, /* MSR_PR */
|
2021-10-18 04:01:19 +03:00
|
|
|
HFLAGS_PMCC0 = 15, /* MMCR0 PMCC bit 0 */
|
|
|
|
HFLAGS_PMCC1 = 16, /* MMCR0 PMCC bit 1 */
|
2022-10-25 23:24:23 +03:00
|
|
|
HFLAGS_PMCJCE = 17, /* MMCR0 PMCjCE bit */
|
|
|
|
HFLAGS_PMC_OTHER = 18, /* PMC other than PMC5-6 is enabled */
|
|
|
|
HFLAGS_INSN_CNT = 19, /* PMU instruction count enabled */
|
2021-03-23 21:43:37 +03:00
|
|
|
HFLAGS_VSX = 23, /* MSR_VSX if cpu has VSX */
|
2021-03-23 21:43:32 +03:00
|
|
|
HFLAGS_VR = 25, /* MSR_VR if cpu has VRE */
|
2021-03-23 21:43:38 +03:00
|
|
|
|
|
|
|
HFLAGS_IMMU_IDX = 26, /* 26..28 -- the composite immu_idx */
|
|
|
|
HFLAGS_DMMU_IDX = 29, /* 29..31 -- the composite dmmu_idx */
|
2021-03-23 21:43:32 +03:00
|
|
|
};
|
|
|
|
|
2007-10-27 21:54:30 +04:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* Floating point status and control register */
|
2022-06-22 22:32:03 +03:00
|
|
|
#define FPSCR_DRN2 PPC_BIT_NR(29) /* Decimal Floating-Point rounding ctrl. */
|
|
|
|
#define FPSCR_DRN1 PPC_BIT_NR(30) /* Decimal Floating-Point rounding ctrl. */
|
|
|
|
#define FPSCR_DRN0 PPC_BIT_NR(31) /* Decimal Floating-Point rounding ctrl. */
|
|
|
|
#define FPSCR_FX PPC_BIT_NR(32) /* Floating-point exception summary */
|
|
|
|
#define FPSCR_FEX PPC_BIT_NR(33) /* Floating-point enabled exception summ.*/
|
|
|
|
#define FPSCR_VX PPC_BIT_NR(34) /* Floating-point invalid op. excp. summ.*/
|
|
|
|
#define FPSCR_OX PPC_BIT_NR(35) /* Floating-point overflow exception */
|
|
|
|
#define FPSCR_UX PPC_BIT_NR(36) /* Floating-point underflow exception */
|
|
|
|
#define FPSCR_ZX PPC_BIT_NR(37) /* Floating-point zero divide exception */
|
|
|
|
#define FPSCR_XX PPC_BIT_NR(38) /* Floating-point inexact exception */
|
|
|
|
#define FPSCR_VXSNAN PPC_BIT_NR(39) /* Floating-point invalid op. excp (sNan)*/
|
|
|
|
#define FPSCR_VXISI PPC_BIT_NR(40) /* Floating-point invalid op. excp (inf) */
|
|
|
|
#define FPSCR_VXIDI PPC_BIT_NR(41) /* Floating-point invalid op. excp (inf) */
|
|
|
|
#define FPSCR_VXZDZ PPC_BIT_NR(42) /* Floating-point invalid op. excp (zero)*/
|
|
|
|
#define FPSCR_VXIMZ PPC_BIT_NR(43) /* Floating-point invalid op. excp (inf) */
|
|
|
|
#define FPSCR_VXVC PPC_BIT_NR(44) /* Floating-point invalid op. excp (comp)*/
|
|
|
|
#define FPSCR_FR PPC_BIT_NR(45) /* Floating-point fraction rounded */
|
|
|
|
#define FPSCR_FI PPC_BIT_NR(46) /* Floating-point fraction inexact */
|
|
|
|
#define FPSCR_C PPC_BIT_NR(47) /* Floating-point result class descriptor*/
|
|
|
|
#define FPSCR_FL PPC_BIT_NR(48) /* Floating-point less than or negative */
|
|
|
|
#define FPSCR_FG PPC_BIT_NR(49) /* Floating-point greater than or neg. */
|
|
|
|
#define FPSCR_FE PPC_BIT_NR(50) /* Floating-point equal or zero */
|
|
|
|
#define FPSCR_FU PPC_BIT_NR(51) /* Floating-point unordered or NaN */
|
|
|
|
#define FPSCR_FPCC PPC_BIT_NR(51) /* Floating-point condition code */
|
|
|
|
#define FPSCR_FPRF PPC_BIT_NR(51) /* Floating-point result flags */
|
|
|
|
#define FPSCR_VXSOFT PPC_BIT_NR(53) /* Floating-point invalid op. excp (soft)*/
|
|
|
|
#define FPSCR_VXSQRT PPC_BIT_NR(54) /* Floating-point invalid op. excp (sqrt)*/
|
|
|
|
#define FPSCR_VXCVI PPC_BIT_NR(55) /* Floating-point invalid op. excp (int) */
|
|
|
|
#define FPSCR_VE PPC_BIT_NR(56) /* Floating-point invalid op. excp enable*/
|
|
|
|
#define FPSCR_OE PPC_BIT_NR(57) /* Floating-point overflow excp. enable */
|
|
|
|
#define FPSCR_UE PPC_BIT_NR(58) /* Floating-point underflow excp. enable */
|
|
|
|
#define FPSCR_ZE PPC_BIT_NR(59) /* Floating-point zero divide excp enable*/
|
|
|
|
#define FPSCR_XE PPC_BIT_NR(60) /* Floating-point inexact excp. enable */
|
|
|
|
#define FPSCR_NI PPC_BIT_NR(61) /* Floating-point non-IEEE mode */
|
|
|
|
#define FPSCR_RN1 PPC_BIT_NR(62)
|
|
|
|
#define FPSCR_RN0 PPC_BIT_NR(63) /* Floating-point rounding control */
|
2007-10-27 21:54:30 +04:00
|
|
|
/* Invalid operation exception summary */
|
2021-05-27 19:35:22 +03:00
|
|
|
#define FPSCR_IX ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI) | \
|
|
|
|
(1 << FPSCR_VXIDI) | (1 << FPSCR_VXZDZ) | \
|
|
|
|
(1 << FPSCR_VXIMZ) | (1 << FPSCR_VXVC) | \
|
|
|
|
(1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
|
|
|
|
(1 << FPSCR_VXCVI))
|
2007-10-27 21:54:30 +04:00
|
|
|
|
target/ppc: Fix FPSCR.FI bit being cleared when it shouldn't
According to Power ISA, the FI bit in FPSCR is non-sticky.
This means that if an instruction is said to modify the FI bit, then
it should be set or cleared depending on the result of the
instruction. Otherwise, it should be kept as was before.
However, the following inconsistency was found when comparing results
from the hardware (tested on both a Power 9 processor and in
Power 10 Mambo):
(FI bit is set before the execution of the instruction)
Hardware: xscmpeqdp(0xff..ff, 0xff..ff) = FI: SET -> SET
QEMU: xscmpeqdp(0xff..ff, 0xff..ff) = FI: SET -> CLEARED
As the FI bit is non-sticky, and xscmpeqdp does not list it as a field
that is changed by the instruction, it should not be changed after its
execution.
This is happening to multiple instructions in the vsx implementations.
If the ISA does not list the FI bit as altered for a particular
instruction, then it should be kept as it was before the instruction.
QEMU is not following this behavior. Affected instructions include:
- xv* (all vsx-vector instructions);
- xscmp*, xsmax*, xsmin*;
- xstdivdp and similars;
(to identify the affected instructions, just search in the ISA for
the instructions that does not list FI in "Special Registers Altered")
Most instructions use the function do_float_check_status() to commit
changes in the inexact flag. So the fix is to add a parameter to it
that will control if the bit FI should be changed or not.
All users of do_float_check_status() are then modified to provide this
argument, controlling if that specific instruction changes bit FI or
not.
Some macro helpers are responsible for both instructions that change
and instructions that aren't suposed to change FI. This seems to always
overlap with the sfprf flag. So, reuse this flag for this purpose when
applicable.
Signed-off-by: Víctor Colombo <victor.colombo@eldorado.org.br>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20220517161522.36132-2-victor.colombo@eldorado.org.br>
Signed-off-by: Daniel Henrique Barboza <danielhb413@gmail.com>
2022-05-17 19:15:20 +03:00
|
|
|
FIELD(FPSCR, FI, FPSCR_FI, 1)
|
|
|
|
|
ppc: Add support for 'mffscrn','mffscrni' instructions
ISA 3.0B added a set of Floating-Point Status and Control Register (FPSCR)
instructions: mffsce, mffscdrn, mffscdrni, mffscrn, mffscrni, mffsl.
This patch adds support for 'mffscrn' and 'mffscrni' instructions.
'mffscrn' and 'mffscrni' are similar to 'mffsl', except they do not return
the status bits (FI, FR, FPRF) and they also set the rounding mode in the
FPSCR.
On CPUs without support for 'mffscrn'/'mffscrni' (below ISA 3.0), the
instructions will execute identically to 'mffs'.
Signed-off-by: Paul A. Clarke <pc@us.ibm.com>
Message-Id: <1568817081-1345-1-git-send-email-pc@us.ibm.com>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2019-09-18 17:31:21 +03:00
|
|
|
#define FP_DRN2 (1ull << FPSCR_DRN2)
|
|
|
|
#define FP_DRN1 (1ull << FPSCR_DRN1)
|
|
|
|
#define FP_DRN0 (1ull << FPSCR_DRN0)
|
|
|
|
#define FP_DRN (FP_DRN2 | FP_DRN1 | FP_DRN0)
|
2019-03-21 08:29:36 +03:00
|
|
|
#define FP_FX (1ull << FPSCR_FX)
|
|
|
|
#define FP_FEX (1ull << FPSCR_FEX)
|
|
|
|
#define FP_VX (1ull << FPSCR_VX)
|
|
|
|
#define FP_OX (1ull << FPSCR_OX)
|
|
|
|
#define FP_UX (1ull << FPSCR_UX)
|
|
|
|
#define FP_ZX (1ull << FPSCR_ZX)
|
|
|
|
#define FP_XX (1ull << FPSCR_XX)
|
|
|
|
#define FP_VXSNAN (1ull << FPSCR_VXSNAN)
|
|
|
|
#define FP_VXISI (1ull << FPSCR_VXISI)
|
|
|
|
#define FP_VXIDI (1ull << FPSCR_VXIDI)
|
|
|
|
#define FP_VXZDZ (1ull << FPSCR_VXZDZ)
|
|
|
|
#define FP_VXIMZ (1ull << FPSCR_VXIMZ)
|
|
|
|
#define FP_VXVC (1ull << FPSCR_VXVC)
|
ppc: Add support for 'mffsl' instruction
ISA 3.0B added a set of Floating-Point Status and Control Register (FPSCR)
instructions: mffsce, mffscdrn, mffscdrni, mffscrn, mffscrni, mffsl.
This patch adds support for 'mffsl'.
'mffsl' is identical to 'mffs', except it only returns mode, status, and enable
bits from the FPSCR.
On CPUs without support for 'mffsl' (below ISA 3.0), the 'mffsl' instruction
will execute identically to 'mffs'.
Note: I renamed FPSCR_RN to FPSCR_RN0 so I could create an FPSCR_RN mask which
is both bits of the FPSCR rounding mode, as defined in the ISA.
I also fixed a typo in the definition of FPSCR_FR.
Signed-off-by: Paul A. Clarke <pc@us.ibm.com>
v4:
- nit: added some braces to resolve a checkpatch complaint.
v3:
- Changed tcg_gen_and_i64 to tcg_gen_andi_i64, eliminating the need for a
temporary, per review from Richard Henderson.
v2:
- I found that I copied too much of the 'mffs' implementation.
The 'Rc' condition code bits are not needed for 'mffsl'. Removed.
- I now free the (renamed) 'tmask' temporary.
- I now bail early for older ISA to the original 'mffs' implementation.
Message-Id: <1565982203-11048-1-git-send-email-pc@us.ibm.com>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2019-08-16 22:03:23 +03:00
|
|
|
#define FP_FR (1ull << FPSCR_FR)
|
2019-03-21 08:29:36 +03:00
|
|
|
#define FP_FI (1ull << FPSCR_FI)
|
|
|
|
#define FP_C (1ull << FPSCR_C)
|
|
|
|
#define FP_FL (1ull << FPSCR_FL)
|
|
|
|
#define FP_FG (1ull << FPSCR_FG)
|
|
|
|
#define FP_FE (1ull << FPSCR_FE)
|
|
|
|
#define FP_FU (1ull << FPSCR_FU)
|
|
|
|
#define FP_FPCC (FP_FL | FP_FG | FP_FE | FP_FU)
|
ppc: Add support for 'mffsl' instruction
ISA 3.0B added a set of Floating-Point Status and Control Register (FPSCR)
instructions: mffsce, mffscdrn, mffscdrni, mffscrn, mffscrni, mffsl.
This patch adds support for 'mffsl'.
'mffsl' is identical to 'mffs', except it only returns mode, status, and enable
bits from the FPSCR.
On CPUs without support for 'mffsl' (below ISA 3.0), the 'mffsl' instruction
will execute identically to 'mffs'.
Note: I renamed FPSCR_RN to FPSCR_RN0 so I could create an FPSCR_RN mask which
is both bits of the FPSCR rounding mode, as defined in the ISA.
I also fixed a typo in the definition of FPSCR_FR.
Signed-off-by: Paul A. Clarke <pc@us.ibm.com>
v4:
- nit: added some braces to resolve a checkpatch complaint.
v3:
- Changed tcg_gen_and_i64 to tcg_gen_andi_i64, eliminating the need for a
temporary, per review from Richard Henderson.
v2:
- I found that I copied too much of the 'mffs' implementation.
The 'Rc' condition code bits are not needed for 'mffsl'. Removed.
- I now free the (renamed) 'tmask' temporary.
- I now bail early for older ISA to the original 'mffs' implementation.
Message-Id: <1565982203-11048-1-git-send-email-pc@us.ibm.com>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2019-08-16 22:03:23 +03:00
|
|
|
#define FP_FPRF (FP_C | FP_FPCC)
|
2019-03-21 08:29:36 +03:00
|
|
|
#define FP_VXSOFT (1ull << FPSCR_VXSOFT)
|
|
|
|
#define FP_VXSQRT (1ull << FPSCR_VXSQRT)
|
|
|
|
#define FP_VXCVI (1ull << FPSCR_VXCVI)
|
|
|
|
#define FP_VE (1ull << FPSCR_VE)
|
|
|
|
#define FP_OE (1ull << FPSCR_OE)
|
|
|
|
#define FP_UE (1ull << FPSCR_UE)
|
|
|
|
#define FP_ZE (1ull << FPSCR_ZE)
|
|
|
|
#define FP_XE (1ull << FPSCR_XE)
|
|
|
|
#define FP_NI (1ull << FPSCR_NI)
|
|
|
|
#define FP_RN1 (1ull << FPSCR_RN1)
|
ppc: Add support for 'mffsl' instruction
ISA 3.0B added a set of Floating-Point Status and Control Register (FPSCR)
instructions: mffsce, mffscdrn, mffscdrni, mffscrn, mffscrni, mffsl.
This patch adds support for 'mffsl'.
'mffsl' is identical to 'mffs', except it only returns mode, status, and enable
bits from the FPSCR.
On CPUs without support for 'mffsl' (below ISA 3.0), the 'mffsl' instruction
will execute identically to 'mffs'.
Note: I renamed FPSCR_RN to FPSCR_RN0 so I could create an FPSCR_RN mask which
is both bits of the FPSCR rounding mode, as defined in the ISA.
I also fixed a typo in the definition of FPSCR_FR.
Signed-off-by: Paul A. Clarke <pc@us.ibm.com>
v4:
- nit: added some braces to resolve a checkpatch complaint.
v3:
- Changed tcg_gen_and_i64 to tcg_gen_andi_i64, eliminating the need for a
temporary, per review from Richard Henderson.
v2:
- I found that I copied too much of the 'mffs' implementation.
The 'Rc' condition code bits are not needed for 'mffsl'. Removed.
- I now free the (renamed) 'tmask' temporary.
- I now bail early for older ISA to the original 'mffs' implementation.
Message-Id: <1565982203-11048-1-git-send-email-pc@us.ibm.com>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2019-08-16 22:03:23 +03:00
|
|
|
#define FP_RN0 (1ull << FPSCR_RN0)
|
|
|
|
#define FP_RN (FP_RN1 | FP_RN0)
|
|
|
|
|
|
|
|
#define FP_ENABLES (FP_VE | FP_OE | FP_UE | FP_ZE | FP_XE)
|
|
|
|
#define FP_STATUS (FP_FR | FP_FI | FP_FPRF)
|
2015-11-20 14:31:47 +03:00
|
|
|
|
target-ppc: mcrfs should always update FEX/VX and only clear exception bits
Here is the description of the mcrfs instruction from the PowerPC Architecture
Book, Version 2.02, Book I: PowerPC User Instruction Set Architecture
(http://www.ibm.com/developerworks/systems/library/es-archguide-v2.html), found
on page 120:
The contents of FPSCR field BFA are copied to Condition Register field BF.
All exception bits copied are set to 0 in the FPSCR. If the FX bit is
copied, it is set to 0 in the FPSCR.
Special Registers Altered:
CR field BF
FX OX (if BFA=0)
UX ZX XX VXSNAN (if BFA=1)
VXISI VXIDI VXZDZ VXIMZ (if BFA=2)
VXVC (if BFA=3)
VXSOFT VXSQRT VXCVI (if BFA=5)
However, currently every bit in FPSCR field BFA is set to 0, including ones not
on that list.
This can be seen in the following simple C program:
#include <fenv.h>
#include <stdio.h>
int main(int argc, char **argv) {
int ret;
ret = fegetround();
printf("Current rounding: %d\n", ret);
ret = fesetround(FE_UPWARD);
printf("Setting to FE_UPWARD (%d): %d\n", FE_UPWARD, ret);
ret = fegetround();
printf("Current rounding: %d\n", ret);
ret = fegetround();
printf("Current rounding: %d\n", ret);
return 0;
}
which gave the output (before this commit):
Current rounding: 0
Setting to FE_UPWARD (2): 0
Current rounding: 2
Current rounding: 0
instead of (after this commit):
Current rounding: 0
Setting to FE_UPWARD (2): 0
Current rounding: 2
Current rounding: 2
The relevant disassembly is in fegetround(), which, on my system, is:
__GI___fegetround:
<+0>: mcrfs cr7, cr7
<+4>: mfcr r3
<+8>: clrldi r3, r3, 62
<+12>: blr
What happens is that, the first time fegetround() is called, FPSCR field 7 is
retrieved. However, because of the bug in mcrfs, the entirety of field 7 is set
to 0, which includes the rounding mode.
There are other issues this will fix, such as condition flags not persisting
when they should if read, and if you were to read a specific field with some
exception bits set, but no others were set in the entire register, then the
bits would be cleared correctly, but FEX/VX would not be updated to 0 as they
should be.
Signed-off-by: James Clarke <jrtc27@jrtc27.com>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2016-01-29 21:40:21 +03:00
|
|
|
/* the exception bits which can be cleared by mcrfs - includes FX */
|
|
|
|
#define FP_EX_CLEAR_BITS (FP_FX | FP_OX | FP_UX | FP_ZX | \
|
|
|
|
FP_XX | FP_VXSNAN | FP_VXISI | FP_VXIDI | \
|
|
|
|
FP_VXZDZ | FP_VXIMZ | FP_VXVC | FP_VXSOFT | \
|
|
|
|
FP_VXSQRT | FP_VXCVI)
|
|
|
|
|
2021-12-17 19:57:13 +03:00
|
|
|
/* FPSCR bits that can be set by mtfsf, mtfsfi and mtfsb1 */
|
|
|
|
#define FPSCR_MTFS_MASK (~(MAKE_64BIT_MASK(36, 28) | PPC_BIT(28) | \
|
|
|
|
FP_FEX | FP_VX | PPC_BIT(52)))
|
|
|
|
|
2007-10-27 21:54:30 +04:00
|
|
|
/*****************************************************************************/
|
2009-01-03 17:04:11 +03:00
|
|
|
/* Vector status and control register */
|
2019-03-21 08:29:36 +03:00
|
|
|
#define VSCR_NJ 16 /* Vector non-java */
|
|
|
|
#define VSCR_SAT 0 /* Vector saturation */
|
2009-01-03 17:04:11 +03:00
|
|
|
|
2011-05-01 01:34:58 +04:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* BookE e500 MMU registers */
|
|
|
|
|
|
|
|
#define MAS0_NV_SHIFT 0
|
|
|
|
#define MAS0_NV_MASK (0xfff << MAS0_NV_SHIFT)
|
|
|
|
|
|
|
|
#define MAS0_WQ_SHIFT 12
|
|
|
|
#define MAS0_WQ_MASK (3 << MAS0_WQ_SHIFT)
|
|
|
|
/* Write TLB entry regardless of reservation */
|
|
|
|
#define MAS0_WQ_ALWAYS (0 << MAS0_WQ_SHIFT)
|
|
|
|
/* Write TLB entry only already in use */
|
|
|
|
#define MAS0_WQ_COND (1 << MAS0_WQ_SHIFT)
|
|
|
|
/* Clear TLB entry */
|
|
|
|
#define MAS0_WQ_CLR_RSRV (2 << MAS0_WQ_SHIFT)
|
|
|
|
|
|
|
|
#define MAS0_HES_SHIFT 14
|
|
|
|
#define MAS0_HES (1 << MAS0_HES_SHIFT)
|
|
|
|
|
|
|
|
#define MAS0_ESEL_SHIFT 16
|
|
|
|
#define MAS0_ESEL_MASK (0xfff << MAS0_ESEL_SHIFT)
|
|
|
|
|
|
|
|
#define MAS0_TLBSEL_SHIFT 28
|
|
|
|
#define MAS0_TLBSEL_MASK (3 << MAS0_TLBSEL_SHIFT)
|
|
|
|
#define MAS0_TLBSEL_TLB0 (0 << MAS0_TLBSEL_SHIFT)
|
|
|
|
#define MAS0_TLBSEL_TLB1 (1 << MAS0_TLBSEL_SHIFT)
|
|
|
|
#define MAS0_TLBSEL_TLB2 (2 << MAS0_TLBSEL_SHIFT)
|
|
|
|
#define MAS0_TLBSEL_TLB3 (3 << MAS0_TLBSEL_SHIFT)
|
|
|
|
|
|
|
|
#define MAS0_ATSEL_SHIFT 31
|
|
|
|
#define MAS0_ATSEL (1 << MAS0_ATSEL_SHIFT)
|
|
|
|
#define MAS0_ATSEL_TLB 0
|
|
|
|
#define MAS0_ATSEL_LRAT MAS0_ATSEL
|
|
|
|
|
2011-08-18 14:38:40 +04:00
|
|
|
#define MAS1_TSIZE_SHIFT 7
|
|
|
|
#define MAS1_TSIZE_MASK (0x1f << MAS1_TSIZE_SHIFT)
|
2011-05-01 01:34:58 +04:00
|
|
|
|
|
|
|
#define MAS1_TS_SHIFT 12
|
|
|
|
#define MAS1_TS (1 << MAS1_TS_SHIFT)
|
|
|
|
|
|
|
|
#define MAS1_IND_SHIFT 13
|
|
|
|
#define MAS1_IND (1 << MAS1_IND_SHIFT)
|
|
|
|
|
|
|
|
#define MAS1_TID_SHIFT 16
|
|
|
|
#define MAS1_TID_MASK (0x3fff << MAS1_TID_SHIFT)
|
|
|
|
|
|
|
|
#define MAS1_IPROT_SHIFT 30
|
|
|
|
#define MAS1_IPROT (1 << MAS1_IPROT_SHIFT)
|
|
|
|
|
|
|
|
#define MAS1_VALID_SHIFT 31
|
|
|
|
#define MAS1_VALID 0x80000000
|
|
|
|
|
|
|
|
#define MAS2_EPN_SHIFT 12
|
2012-06-21 15:34:20 +04:00
|
|
|
#define MAS2_EPN_MASK (~0ULL << MAS2_EPN_SHIFT)
|
2011-05-01 01:34:58 +04:00
|
|
|
|
|
|
|
#define MAS2_ACM_SHIFT 6
|
|
|
|
#define MAS2_ACM (1 << MAS2_ACM_SHIFT)
|
|
|
|
|
|
|
|
#define MAS2_VLE_SHIFT 5
|
|
|
|
#define MAS2_VLE (1 << MAS2_VLE_SHIFT)
|
|
|
|
|
|
|
|
#define MAS2_W_SHIFT 4
|
|
|
|
#define MAS2_W (1 << MAS2_W_SHIFT)
|
|
|
|
|
|
|
|
#define MAS2_I_SHIFT 3
|
|
|
|
#define MAS2_I (1 << MAS2_I_SHIFT)
|
|
|
|
|
|
|
|
#define MAS2_M_SHIFT 2
|
|
|
|
#define MAS2_M (1 << MAS2_M_SHIFT)
|
|
|
|
|
|
|
|
#define MAS2_G_SHIFT 1
|
|
|
|
#define MAS2_G (1 << MAS2_G_SHIFT)
|
|
|
|
|
|
|
|
#define MAS2_E_SHIFT 0
|
|
|
|
#define MAS2_E (1 << MAS2_E_SHIFT)
|
|
|
|
|
|
|
|
#define MAS3_RPN_SHIFT 12
|
|
|
|
#define MAS3_RPN_MASK (0xfffff << MAS3_RPN_SHIFT)
|
|
|
|
|
|
|
|
#define MAS3_U0 0x00000200
|
|
|
|
#define MAS3_U1 0x00000100
|
|
|
|
#define MAS3_U2 0x00000080
|
|
|
|
#define MAS3_U3 0x00000040
|
|
|
|
#define MAS3_UX 0x00000020
|
|
|
|
#define MAS3_SX 0x00000010
|
|
|
|
#define MAS3_UW 0x00000008
|
|
|
|
#define MAS3_SW 0x00000004
|
|
|
|
#define MAS3_UR 0x00000002
|
|
|
|
#define MAS3_SR 0x00000001
|
|
|
|
#define MAS3_SPSIZE_SHIFT 1
|
|
|
|
#define MAS3_SPSIZE_MASK (0x3e << MAS3_SPSIZE_SHIFT)
|
|
|
|
|
|
|
|
#define MAS4_TLBSELD_SHIFT MAS0_TLBSEL_SHIFT
|
|
|
|
#define MAS4_TLBSELD_MASK MAS0_TLBSEL_MASK
|
|
|
|
#define MAS4_TIDSELD_MASK 0x00030000
|
|
|
|
#define MAS4_TIDSELD_PID0 0x00000000
|
|
|
|
#define MAS4_TIDSELD_PID1 0x00010000
|
|
|
|
#define MAS4_TIDSELD_PID2 0x00020000
|
|
|
|
#define MAS4_TIDSELD_PIDZ 0x00030000
|
|
|
|
#define MAS4_INDD 0x00008000 /* Default IND */
|
|
|
|
#define MAS4_TSIZED_SHIFT MAS1_TSIZE_SHIFT
|
|
|
|
#define MAS4_TSIZED_MASK MAS1_TSIZE_MASK
|
|
|
|
#define MAS4_ACMD 0x00000040
|
|
|
|
#define MAS4_VLED 0x00000020
|
|
|
|
#define MAS4_WD 0x00000010
|
|
|
|
#define MAS4_ID 0x00000008
|
|
|
|
#define MAS4_MD 0x00000004
|
|
|
|
#define MAS4_GD 0x00000002
|
|
|
|
#define MAS4_ED 0x00000001
|
|
|
|
#define MAS4_WIMGED_MASK 0x0000001f /* Default WIMGE */
|
|
|
|
#define MAS4_WIMGED_SHIFT 0
|
|
|
|
|
|
|
|
#define MAS5_SGS 0x80000000
|
|
|
|
#define MAS5_SLPID_MASK 0x00000fff
|
|
|
|
|
|
|
|
#define MAS6_SPID0 0x3fff0000
|
|
|
|
#define MAS6_SPID1 0x00007ffe
|
|
|
|
#define MAS6_ISIZE(x) MAS1_TSIZE(x)
|
|
|
|
#define MAS6_SAS 0x00000001
|
|
|
|
#define MAS6_SPID MAS6_SPID0
|
|
|
|
#define MAS6_SIND 0x00000002 /* Indirect page */
|
|
|
|
#define MAS6_SIND_SHIFT 1
|
|
|
|
#define MAS6_SPID_MASK 0x3fff0000
|
|
|
|
#define MAS6_SPID_SHIFT 16
|
|
|
|
#define MAS6_ISIZE_MASK 0x00000f80
|
|
|
|
#define MAS6_ISIZE_SHIFT 7
|
|
|
|
|
|
|
|
#define MAS7_RPN 0xffffffff
|
|
|
|
|
|
|
|
#define MAS8_TGS 0x80000000
|
|
|
|
#define MAS8_VF 0x40000000
|
|
|
|
#define MAS8_TLBPID 0x00000fff
|
|
|
|
|
|
|
|
/* Bit definitions for MMUCFG */
|
|
|
|
#define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
|
|
|
|
#define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
|
|
|
|
#define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
|
|
|
|
#define MMUCFG_NTLBS 0x0000000c /* Number of TLBs */
|
|
|
|
#define MMUCFG_PIDSIZE 0x000007c0 /* PID Reg Size */
|
|
|
|
#define MMUCFG_TWC 0x00008000 /* TLB Write Conditional (v2.0) */
|
|
|
|
#define MMUCFG_LRAT 0x00010000 /* LRAT Supported (v2.0) */
|
|
|
|
#define MMUCFG_RASIZE 0x00fe0000 /* Real Addr Size */
|
|
|
|
#define MMUCFG_LPIDSIZE 0x0f000000 /* LPID Reg Size */
|
|
|
|
|
|
|
|
/* Bit definitions for MMUCSR0 */
|
|
|
|
#define MMUCSR0_TLB1FI 0x00000002 /* TLB1 Flash invalidate */
|
|
|
|
#define MMUCSR0_TLB0FI 0x00000004 /* TLB0 Flash invalidate */
|
|
|
|
#define MMUCSR0_TLB2FI 0x00000040 /* TLB2 Flash invalidate */
|
|
|
|
#define MMUCSR0_TLB3FI 0x00000020 /* TLB3 Flash invalidate */
|
|
|
|
#define MMUCSR0_TLBFI (MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \
|
|
|
|
MMUCSR0_TLB2FI | MMUCSR0_TLB3FI)
|
|
|
|
#define MMUCSR0_TLB0PS 0x00000780 /* TLB0 Page Size */
|
|
|
|
#define MMUCSR0_TLB1PS 0x00007800 /* TLB1 Page Size */
|
|
|
|
#define MMUCSR0_TLB2PS 0x00078000 /* TLB2 Page Size */
|
|
|
|
#define MMUCSR0_TLB3PS 0x00780000 /* TLB3 Page Size */
|
|
|
|
|
|
|
|
/* TLBnCFG encoding */
|
|
|
|
#define TLBnCFG_N_ENTRY 0x00000fff /* number of entries */
|
|
|
|
#define TLBnCFG_HES 0x00002000 /* HW select supported */
|
|
|
|
#define TLBnCFG_AVAIL 0x00004000 /* variable page size */
|
|
|
|
#define TLBnCFG_IPROT 0x00008000 /* IPROT supported */
|
|
|
|
#define TLBnCFG_GTWE 0x00010000 /* Guest can write */
|
|
|
|
#define TLBnCFG_IND 0x00020000 /* IND entries supported */
|
|
|
|
#define TLBnCFG_PT 0x00040000 /* Can load from page table */
|
|
|
|
#define TLBnCFG_MINSIZE 0x00f00000 /* Minimum Page Size (v1.0) */
|
|
|
|
#define TLBnCFG_MINSIZE_SHIFT 20
|
|
|
|
#define TLBnCFG_MAXSIZE 0x000f0000 /* Maximum Page Size (v1.0) */
|
|
|
|
#define TLBnCFG_MAXSIZE_SHIFT 16
|
|
|
|
#define TLBnCFG_ASSOC 0xff000000 /* Associativity */
|
|
|
|
#define TLBnCFG_ASSOC_SHIFT 24
|
|
|
|
|
|
|
|
/* TLBnPS encoding */
|
|
|
|
#define TLBnPS_4K 0x00000004
|
|
|
|
#define TLBnPS_8K 0x00000008
|
|
|
|
#define TLBnPS_16K 0x00000010
|
|
|
|
#define TLBnPS_32K 0x00000020
|
|
|
|
#define TLBnPS_64K 0x00000040
|
|
|
|
#define TLBnPS_128K 0x00000080
|
|
|
|
#define TLBnPS_256K 0x00000100
|
|
|
|
#define TLBnPS_512K 0x00000200
|
|
|
|
#define TLBnPS_1M 0x00000400
|
|
|
|
#define TLBnPS_2M 0x00000800
|
|
|
|
#define TLBnPS_4M 0x00001000
|
|
|
|
#define TLBnPS_8M 0x00002000
|
|
|
|
#define TLBnPS_16M 0x00004000
|
|
|
|
#define TLBnPS_32M 0x00008000
|
|
|
|
#define TLBnPS_64M 0x00010000
|
|
|
|
#define TLBnPS_128M 0x00020000
|
|
|
|
#define TLBnPS_256M 0x00040000
|
|
|
|
#define TLBnPS_512M 0x00080000
|
|
|
|
#define TLBnPS_1G 0x00100000
|
|
|
|
#define TLBnPS_2G 0x00200000
|
|
|
|
#define TLBnPS_4G 0x00400000
|
|
|
|
#define TLBnPS_8G 0x00800000
|
|
|
|
#define TLBnPS_16G 0x01000000
|
|
|
|
#define TLBnPS_32G 0x02000000
|
|
|
|
#define TLBnPS_64G 0x04000000
|
|
|
|
#define TLBnPS_128G 0x08000000
|
|
|
|
#define TLBnPS_256G 0x10000000
|
|
|
|
|
|
|
|
/* tlbilx action encoding */
|
|
|
|
#define TLBILX_T_ALL 0
|
|
|
|
#define TLBILX_T_TID 1
|
|
|
|
#define TLBILX_T_FULLMATCH 3
|
|
|
|
#define TLBILX_T_CLASS0 4
|
|
|
|
#define TLBILX_T_CLASS1 5
|
|
|
|
#define TLBILX_T_CLASS2 6
|
|
|
|
#define TLBILX_T_CLASS3 7
|
|
|
|
|
|
|
|
/* BookE 2.06 helper defines */
|
|
|
|
|
|
|
|
#define BOOKE206_FLUSH_TLB0 (1 << 0)
|
|
|
|
#define BOOKE206_FLUSH_TLB1 (1 << 1)
|
|
|
|
#define BOOKE206_FLUSH_TLB2 (1 << 2)
|
|
|
|
#define BOOKE206_FLUSH_TLB3 (1 << 3)
|
|
|
|
|
|
|
|
/* number of possible TLBs */
|
|
|
|
#define BOOKE206_MAX_TLBN 4
|
|
|
|
|
2018-09-21 09:59:07 +03:00
|
|
|
#define EPID_EPID_SHIFT 0x0
|
|
|
|
#define EPID_EPID 0xFF
|
|
|
|
#define EPID_ELPID_SHIFT 0x10
|
|
|
|
#define EPID_ELPID 0x3F0000
|
|
|
|
#define EPID_EGS 0x20000000
|
|
|
|
#define EPID_EGS_SHIFT 29
|
|
|
|
#define EPID_EAS 0x40000000
|
|
|
|
#define EPID_EAS_SHIFT 30
|
|
|
|
#define EPID_EPR 0x80000000
|
|
|
|
#define EPID_EPR_SHIFT 31
|
|
|
|
/* We don't support EGS and ELPID */
|
|
|
|
#define EPID_MASK (EPID_EPID | EPID_EAS | EPID_EPR)
|
|
|
|
|
2012-01-31 06:11:32 +04:00
|
|
|
/*****************************************************************************/
|
2018-01-18 17:54:03 +03:00
|
|
|
/* Server and Embedded Processor Control */
|
2012-01-31 06:11:32 +04:00
|
|
|
|
|
|
|
#define DBELL_TYPE_SHIFT 27
|
|
|
|
#define DBELL_TYPE_MASK (0x1f << DBELL_TYPE_SHIFT)
|
|
|
|
#define DBELL_TYPE_DBELL (0x00 << DBELL_TYPE_SHIFT)
|
|
|
|
#define DBELL_TYPE_DBELL_CRIT (0x01 << DBELL_TYPE_SHIFT)
|
|
|
|
#define DBELL_TYPE_G_DBELL (0x02 << DBELL_TYPE_SHIFT)
|
|
|
|
#define DBELL_TYPE_G_DBELL_CRIT (0x03 << DBELL_TYPE_SHIFT)
|
|
|
|
#define DBELL_TYPE_G_DBELL_MC (0x04 << DBELL_TYPE_SHIFT)
|
|
|
|
|
2018-01-18 17:54:03 +03:00
|
|
|
#define DBELL_TYPE_DBELL_SERVER (0x05 << DBELL_TYPE_SHIFT)
|
|
|
|
|
|
|
|
#define DBELL_BRDCAST PPC_BIT(37)
|
2012-01-31 06:11:32 +04:00
|
|
|
#define DBELL_LPIDTAG_SHIFT 14
|
|
|
|
#define DBELL_LPIDTAG_MASK (0xfff << DBELL_LPIDTAG_SHIFT)
|
|
|
|
#define DBELL_PIRTAG_MASK 0x3fff
|
|
|
|
|
2018-01-18 17:54:03 +03:00
|
|
|
#define DBELL_PROCIDTAG_MASK PPC_BITMASK(44, 63)
|
|
|
|
|
ppc64: Rudimentary Support for extra page sizes on server CPUs
More recent Power server chips (i.e. based on the 64 bit hash MMU)
support more than just the traditional 4k and 16M page sizes. This
can get quite complicated, because which page sizes are supported,
which combinations are supported within an MMU segment and how these
page sizes are encoded both in the SLB entry and the hash PTE can vary
depending on the CPU model (they are not specified by the
architecture). In addition the firmware or hypervisor may not permit
use of certain page sizes, for various reasons. Whether various page
sizes are supported on KVM, for example, depends on whether the PR or
HV variant of KVM is in use, and on the page size of the memory
backing the guest's RAM.
This patch adds information to the CPUState and cpu defs to describe
the supported page sizes and encodings. Since TCG does not yet
support any extended page sizes, we just set this to NULL in the
static CPU definitions, expanding this to the default 4k and 16M page
sizes when we initialize the cpu state. When using KVM, however, we
instead determine available page sizes using the new
KVM_PPC_GET_SMMU_INFO call. For old kernels without that call, we use
some defaults, with some guesswork which should do the right thing for
existing HV and PR implementations. The fallback might not be correct
for future versions, but that's ok, because they'll have
KVM_PPC_GET_SMMU_INFO.
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Alexander Graf <agraf@suse.de>
2012-06-18 23:56:25 +04:00
|
|
|
#define PPC_PAGE_SIZES_MAX_SZ 8
|
|
|
|
|
2017-03-20 02:46:43 +03:00
|
|
|
struct ppc_radix_page_info {
|
|
|
|
uint32_t count;
|
|
|
|
uint32_t entries[PPC_PAGE_SIZES_MAX_SZ];
|
|
|
|
};
|
ppc64: Rudimentary Support for extra page sizes on server CPUs
More recent Power server chips (i.e. based on the 64 bit hash MMU)
support more than just the traditional 4k and 16M page sizes. This
can get quite complicated, because which page sizes are supported,
which combinations are supported within an MMU segment and how these
page sizes are encoded both in the SLB entry and the hash PTE can vary
depending on the CPU model (they are not specified by the
architecture). In addition the firmware or hypervisor may not permit
use of certain page sizes, for various reasons. Whether various page
sizes are supported on KVM, for example, depends on whether the PR or
HV variant of KVM is in use, and on the page size of the memory
backing the guest's RAM.
This patch adds information to the CPUState and cpu defs to describe
the supported page sizes and encodings. Since TCG does not yet
support any extended page sizes, we just set this to NULL in the
static CPU definitions, expanding this to the default 4k and 16M page
sizes when we initialize the cpu state. When using KVM, however, we
instead determine available page sizes using the new
KVM_PPC_GET_SMMU_INFO call. For old kernels without that call, we use
some defaults, with some guesswork which should do the right thing for
existing HV and PR implementations. The fallback might not be correct
for future versions, but that's ok, because they'll have
KVM_PPC_GET_SMMU_INFO.
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Alexander Graf <agraf@suse.de>
2012-06-18 23:56:25 +04:00
|
|
|
|
2022-12-20 07:23:29 +03:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* Dynamic Execution Control Register */
|
|
|
|
|
|
|
|
#define DEXCR_ASPECT(name, num) \
|
|
|
|
FIELD(DEXCR, PNH_##name, PPC_BIT_NR(num), 1) \
|
|
|
|
FIELD(DEXCR, PRO_##name, PPC_BIT_NR(num + 32), 1) \
|
|
|
|
FIELD(HDEXCR, HNU_##name, PPC_BIT_NR(num), 1) \
|
|
|
|
FIELD(HDEXCR, ENF_##name, PPC_BIT_NR(num + 32), 1) \
|
|
|
|
|
|
|
|
DEXCR_ASPECT(SBHE, 0)
|
|
|
|
DEXCR_ASPECT(IBRTPD, 1)
|
|
|
|
DEXCR_ASPECT(SRAPD, 4)
|
|
|
|
DEXCR_ASPECT(NPHIE, 5)
|
|
|
|
DEXCR_ASPECT(PHIE, 6)
|
|
|
|
|
2023-11-23 11:02:36 +03:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* PowerNV ChipTOD and TimeBase State Machine */
|
|
|
|
struct pnv_tod_tbst {
|
|
|
|
int tb_ready_for_tod; /* core TB ready to receive TOD from chiptod */
|
|
|
|
int tod_sent_to_tb; /* chiptod sent TOD to the core TB */
|
2023-06-03 14:43:08 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* "Timers" for async TBST events are simulated by mfTFAC because TFAC
|
|
|
|
* is polled for such events. These are just used to ensure firmware
|
|
|
|
* performs the polling at least a few times.
|
|
|
|
*/
|
|
|
|
int tb_state_timer;
|
|
|
|
int tb_sync_pulse_timer;
|
2023-11-23 11:02:36 +03:00
|
|
|
};
|
|
|
|
|
2009-01-03 17:04:11 +03:00
|
|
|
/*****************************************************************************/
|
2007-10-27 21:54:30 +04:00
|
|
|
/* The whole PowerPC CPU context */
|
2018-09-21 09:59:07 +03:00
|
|
|
|
2019-03-21 08:29:36 +03:00
|
|
|
/*
|
|
|
|
* PowerPC needs eight modes for different hypervisor/supervisor/guest
|
|
|
|
* + real/paged mode combinations. The other two modes are for
|
|
|
|
* external PID load/store.
|
2018-09-21 09:59:07 +03:00
|
|
|
*/
|
|
|
|
#define PPC_TLB_EPID_LOAD 8
|
|
|
|
#define PPC_TLB_EPID_STORE 9
|
2007-10-14 11:07:08 +04:00
|
|
|
|
2014-09-26 13:07:37 +04:00
|
|
|
#define PPC_CPU_OPCODES_LEN 0x40
|
|
|
|
#define PPC_CPU_INDIRECT_OPCODES_LEN 0x20
|
2013-06-10 00:11:49 +04:00
|
|
|
|
2022-02-07 15:35:58 +03:00
|
|
|
struct CPUArchState {
|
2020-02-17 00:23:54 +03:00
|
|
|
/* Most commonly used resources during translated code execution first */
|
|
|
|
target_ulong gpr[32]; /* general purpose registers */
|
|
|
|
target_ulong gprh[32]; /* storage for GPR MSB, used by the SPE extension */
|
2005-07-03 00:59:34 +04:00
|
|
|
target_ulong lr;
|
|
|
|
target_ulong ctr;
|
2020-02-17 00:23:54 +03:00
|
|
|
uint32_t crf[8]; /* condition register */
|
2011-08-31 19:45:10 +04:00
|
|
|
#if defined(TARGET_PPC64)
|
|
|
|
target_ulong cfar;
|
|
|
|
#endif
|
2020-02-17 00:23:54 +03:00
|
|
|
target_ulong xer; /* XER (with SO, OV, CA split out) */
|
2013-02-20 11:52:13 +04:00
|
|
|
target_ulong so;
|
|
|
|
target_ulong ov;
|
|
|
|
target_ulong ca;
|
target/ppc: support for 32-bit carry and overflow
POWER ISA 3.0 adds CA32 and OV32 status in 64-bit mode. Add the flags
and corresponding defines.
Moreover, CA32 is updated when CA is updated and OV32 is updated when OV
is updated.
Arithmetic instructions:
* Addition and Substractions:
addic, addic., subfic, addc, subfc, adde, subfe, addme, subfme,
addze, and subfze always updates CA and CA32.
=> CA reflects the carry out of bit 0 in 64-bit mode and out of
bit 32 in 32-bit mode.
=> CA32 reflects the carry out of bit 32 independent of the
mode.
=> SO and OV reflects overflow of the 64-bit result in 64-bit
mode and overflow of the low-order 32-bit result in 32-bit
mode
=> OV32 reflects overflow of the low-order 32-bit independent of
the mode
* Multiply Low and Divide:
For mulld, divd, divde, divdu and divdeu: SO, OV, and OV32 bits
reflects overflow of the 64-bit result
For mullw, divw, divwe, divwu and divweu: SO, OV, and OV32 bits
reflects overflow of the 32-bit result
* Negate with OE=1 (nego)
For 64-bit mode if the register RA contains
0x8000_0000_0000_0000, OV and OV32 are set to 1.
For 32-bit mode if the register RA contains 0x8000_0000, OV and
OV32 are set to 1.
Signed-off-by: Nikunj A Dadhania <nikunj@linux.vnet.ibm.com>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2017-02-27 07:57:54 +03:00
|
|
|
target_ulong ov32;
|
|
|
|
target_ulong ca32;
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2023-06-05 05:54:43 +03:00
|
|
|
target_ulong reserve_addr; /* Reservation address */
|
|
|
|
target_ulong reserve_length; /* Reservation larx op size (bytes) */
|
|
|
|
target_ulong reserve_val; /* Reservation value */
|
2023-08-08 07:19:55 +03:00
|
|
|
#if defined(TARGET_PPC64)
|
2020-02-17 00:23:54 +03:00
|
|
|
target_ulong reserve_val2;
|
2023-08-08 07:19:55 +03:00
|
|
|
#endif
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2020-02-17 00:23:54 +03:00
|
|
|
/* These are used in supervisor mode only */
|
|
|
|
target_ulong msr; /* machine state register */
|
|
|
|
target_ulong tgpr[4]; /* temporary general purpose registers, */
|
|
|
|
/* used to speed-up TLB assist handlers */
|
2005-11-20 13:32:34 +03:00
|
|
|
|
2020-02-17 00:23:54 +03:00
|
|
|
target_ulong nip; /* next instruction pointer */
|
2018-06-26 19:19:10 +03:00
|
|
|
|
2019-03-21 08:29:36 +03:00
|
|
|
/* when a memory exception occurs, the access type is stored here */
|
|
|
|
int access_type;
|
2004-04-13 00:39:29 +04:00
|
|
|
|
2007-10-07 19:43:50 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2020-02-17 00:23:54 +03:00
|
|
|
/* MMU context, only relevant for full system emulation */
|
2007-10-07 19:43:50 +04:00
|
|
|
#if defined(TARGET_PPC64)
|
2020-02-17 00:23:54 +03:00
|
|
|
ppc_slb_t slb[MAX_SLB_ENTRIES]; /* PowerPC 64 SLB area */
|
2023-08-08 06:11:14 +03:00
|
|
|
struct CPUBreakpoint *ciabr_breakpoint;
|
2023-08-08 06:11:15 +03:00
|
|
|
struct CPUWatchpoint *dawr0_watchpoint;
|
2007-10-07 19:43:50 +04:00
|
|
|
#endif
|
2020-02-17 00:23:54 +03:00
|
|
|
target_ulong sr[32]; /* segment registers */
|
|
|
|
uint32_t nb_BATs; /* number of BATs */
|
2005-07-03 00:59:34 +04:00
|
|
|
target_ulong DBAT[2][8];
|
|
|
|
target_ulong IBAT[2][8];
|
2011-05-01 01:34:58 +04:00
|
|
|
/* PowerPC TLB registers (for 4xx, e500 and 60x software driven TLBs) */
|
2020-02-17 00:23:54 +03:00
|
|
|
int32_t nb_tlb; /* Total number of TLB */
|
2007-10-07 19:43:50 +04:00
|
|
|
int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */
|
2020-02-17 00:23:54 +03:00
|
|
|
int nb_ways; /* Number of ways in the TLB set */
|
|
|
|
int last_way; /* Last used way used to allocate TLB in a LRU way */
|
2007-10-07 19:43:50 +04:00
|
|
|
int id_tlbs; /* If 1, MMU has separated TLBs for instructions & data */
|
2020-02-17 00:23:54 +03:00
|
|
|
int nb_pids; /* Number of available PID registers */
|
|
|
|
int tlb_type; /* Type of TLB we're dealing with */
|
|
|
|
ppc_tlb_t tlb; /* TLB is optional. Allocate them only if needed */
|
2023-04-04 12:14:58 +03:00
|
|
|
#ifdef CONFIG_KVM
|
2020-02-17 00:23:54 +03:00
|
|
|
bool tlb_dirty; /* Set to non-zero when modifying TLB */
|
|
|
|
bool kvm_sw_tlb; /* non-zero if KVM SW TLB API is active */
|
2023-04-04 12:14:58 +03:00
|
|
|
#endif /* CONFIG_KVM */
|
2016-06-07 05:50:22 +03:00
|
|
|
uint32_t tlb_need_flush; /* Delayed flush needed */
|
2016-09-20 19:34:59 +03:00
|
|
|
#define TLB_NEED_LOCAL_FLUSH 0x1
|
2016-09-20 19:35:01 +03:00
|
|
|
#define TLB_NEED_GLOBAL_FLUSH 0x2
|
2023-11-23 11:02:36 +03:00
|
|
|
|
|
|
|
#if defined(TARGET_PPC64)
|
|
|
|
/* PowerNV chiptod / timebase facility state. */
|
|
|
|
/* Would be nice to put these into PnvCore */
|
|
|
|
struct pnv_tod_tbst pnv_tod_tbst;
|
|
|
|
#endif
|
2007-10-07 19:43:50 +04:00
|
|
|
#endif
|
2004-05-21 16:59:32 +04:00
|
|
|
|
2005-07-03 00:59:34 +04:00
|
|
|
/* Other registers */
|
2020-02-17 00:23:54 +03:00
|
|
|
target_ulong spr[1024]; /* special purpose registers */
|
2009-10-02 01:12:16 +04:00
|
|
|
ppc_spr_t spr_cb[1024];
|
2022-01-04 09:55:34 +03:00
|
|
|
/* Composite status for PMC[1-6] enabled and counting insns or cycles. */
|
|
|
|
uint8_t pmc_ins_cnt;
|
|
|
|
uint8_t pmc_cyc_cnt;
|
2020-02-17 00:23:54 +03:00
|
|
|
/* Vector status and control register, minus VSCR_SAT */
|
2005-07-03 00:59:34 +04:00
|
|
|
uint32_t vscr;
|
2019-01-02 12:14:22 +03:00
|
|
|
/* VSX registers (including FP and AVR) */
|
|
|
|
ppc_vsr_t vsr[64] QEMU_ALIGNED(16);
|
2020-02-17 00:23:54 +03:00
|
|
|
/* Non-zero if and only if VSCR_SAT should be set */
|
2019-02-15 13:00:56 +03:00
|
|
|
ppc_vsr_t vscr_sat QEMU_ALIGNED(16);
|
2007-03-17 17:02:15 +03:00
|
|
|
/* SPE registers */
|
2008-12-19 01:43:25 +03:00
|
|
|
uint64_t spe_acc;
|
2007-03-17 17:02:15 +03:00
|
|
|
uint32_t spe_fscr;
|
2020-02-17 00:23:54 +03:00
|
|
|
/* SPE and Altivec share status as they'll never be used simultaneously */
|
2009-02-03 22:55:51 +03:00
|
|
|
float_status vec_status;
|
2020-02-17 00:23:54 +03:00
|
|
|
float_status fp_status; /* Floating point execution context */
|
|
|
|
target_ulong fpscr; /* Floating point status and control register */
|
2005-07-03 00:59:34 +04:00
|
|
|
|
|
|
|
/* Internal devices resources */
|
2020-02-17 00:23:54 +03:00
|
|
|
ppc_tb_t *tb_env; /* Time base and decrementer */
|
|
|
|
ppc_dcr_t *dcr_env; /* Device control registers */
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2007-10-04 04:51:58 +04:00
|
|
|
int dcache_line_size;
|
|
|
|
int icache_line_size;
|
|
|
|
|
2020-02-17 00:23:54 +03:00
|
|
|
/* These resources are used during exception processing */
|
2005-07-03 00:59:34 +04:00
|
|
|
/* CPU model definition */
|
Great rework and cleanups to ease PowerPC implementations definitions.
* cleanup cpu.h, removing definitions used only in translate.c/translate_init.c
* add new flags to define instructions sets more precisely
* various changes in MMU models definitions
* add definitions for PowerPC 440/460 support (insns and SPRs).
* add definitions for PowerPC 401/403 and 620 input pins model
* Fix definitions for most PowerPC 401, 403, 405, 440, 601, 602, 603 and 7x0
* Preliminary support for PowerPC 74xx (aka G4) without altivec.
* Code provision for other PowerPC support (7x5, 970, ...).
* New SPR and PVR defined, from PowerPC 2.04 specification and other sources
* Misc code bugs, error messages and styles fixes.
* Update status files for PowerPC cores support.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@3244 c046a42c-6fe2-441c-8c8c-71466251a162
2007-09-27 03:54:22 +04:00
|
|
|
target_ulong msr_mask;
|
2009-10-02 01:12:16 +04:00
|
|
|
powerpc_mmu_t mmu_model;
|
|
|
|
powerpc_excp_t excp_model;
|
|
|
|
powerpc_input_t bus_model;
|
2007-09-29 16:01:46 +04:00
|
|
|
int bfd_mach;
|
2005-07-03 00:59:34 +04:00
|
|
|
uint32_t flags;
|
2009-05-12 23:26:57 +04:00
|
|
|
uint64_t insns_flags;
|
2011-05-01 02:00:58 +04:00
|
|
|
uint64_t insns_flags2;
|
2005-07-03 00:59:34 +04:00
|
|
|
|
|
|
|
int error_code;
|
2007-03-30 13:38:04 +04:00
|
|
|
uint32_t pending_interrupts;
|
2007-04-10 02:45:36 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2023-06-07 01:02:00 +03:00
|
|
|
uint64_t excp_stats[POWERPC_EXCP_NB];
|
2019-03-21 08:29:36 +03:00
|
|
|
/*
|
2020-02-17 00:23:54 +03:00
|
|
|
* This is the IRQ controller, which is implementation dependent and only
|
|
|
|
* relevant when emulating a complete machine. Note that this isn't used
|
|
|
|
* by recent Book3s compatible CPUs (POWER7 and newer).
|
2007-04-10 02:45:36 +04:00
|
|
|
*/
|
|
|
|
uint32_t irq_input_state;
|
2020-02-17 00:23:54 +03:00
|
|
|
|
|
|
|
target_ulong excp_vectors[POWERPC_EXCP_NB]; /* Exception vectors */
|
2007-09-29 17:06:16 +04:00
|
|
|
target_ulong excp_prefix;
|
|
|
|
target_ulong ivor_mask;
|
|
|
|
target_ulong ivpr_mask;
|
2007-10-04 04:51:58 +04:00
|
|
|
target_ulong hreset_vector;
|
2013-01-04 14:21:04 +04:00
|
|
|
hwaddr mpic_iack;
|
2020-02-17 00:23:54 +03:00
|
|
|
bool mpic_proxy; /* true if the external proxy facility mode is enabled */
|
|
|
|
bool has_hv_mode; /* set when the processor has an HV mode, thus HV priv */
|
|
|
|
/* instructions and SPRs are diallowed if MSR:HV is 0 */
|
2019-02-15 19:16:41 +03:00
|
|
|
/*
|
2020-02-17 00:23:54 +03:00
|
|
|
* On P7/P8/P9, set when in PM state so we need to handle resume in a
|
|
|
|
* special way (such as routing some resume causes to 0x100, i.e. sreset).
|
2016-06-22 00:48:55 +03:00
|
|
|
*/
|
2019-02-15 19:16:43 +03:00
|
|
|
bool resume_as_sreset;
|
2007-04-10 02:45:36 +04:00
|
|
|
#endif
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2021-03-23 21:43:33 +03:00
|
|
|
/* These resources are used only in TCG */
|
|
|
|
uint32_t hflags;
|
2021-03-15 21:46:03 +03:00
|
|
|
target_ulong hflags_compat_nmsr; /* for migration compatibility */
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2004-05-21 16:59:32 +04:00
|
|
|
/* Power management */
|
2007-10-26 03:27:04 +04:00
|
|
|
int (*check_pow)(CPUPPCState *env);
|
2004-04-13 00:39:29 +04:00
|
|
|
|
2010-09-29 17:31:44 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2020-02-17 00:23:54 +03:00
|
|
|
void *load_info; /* holds boot loading state */
|
2010-09-29 17:31:44 +04:00
|
|
|
#endif
|
2011-09-13 08:00:32 +04:00
|
|
|
|
|
|
|
/* booke timers */
|
|
|
|
|
2019-03-21 08:29:36 +03:00
|
|
|
/*
|
2020-02-17 00:23:54 +03:00
|
|
|
* Specifies bit locations of the Time Base used to signal a fixed timer
|
|
|
|
* exception on a transition from 0 to 1 (watchdog or fixed-interval timer)
|
2011-09-13 08:00:32 +04:00
|
|
|
*
|
2020-02-17 00:23:54 +03:00
|
|
|
* 0 selects the least significant bit, 63 selects the most significant bit
|
2011-09-13 08:00:32 +04:00
|
|
|
*/
|
|
|
|
uint8_t fit_period[4];
|
|
|
|
uint8_t wdt_period[4];
|
2014-06-04 16:51:00 +04:00
|
|
|
|
|
|
|
/* Transactional memory state */
|
|
|
|
target_ulong tm_gpr[32];
|
|
|
|
ppc_avr_t tm_vsr[64];
|
|
|
|
uint64_t tm_cr;
|
|
|
|
uint64_t tm_lr;
|
|
|
|
uint64_t tm_ctr;
|
|
|
|
uint64_t tm_fpscr;
|
|
|
|
uint64_t tm_amr;
|
|
|
|
uint64_t tm_ppr;
|
|
|
|
uint64_t tm_vrsave;
|
|
|
|
uint32_t tm_vscr;
|
|
|
|
uint64_t tm_dscr;
|
|
|
|
uint64_t tm_tar;
|
2021-12-17 19:57:18 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Timers used to fire performance monitor alerts
|
|
|
|
* when counting cycles.
|
|
|
|
*/
|
|
|
|
QEMUTimer *pmu_cyc_overflow_timers[PMU_COUNTERS_NUM];
|
target/ppc: PMU basic cycle count for pseries TCG
This patch adds the barebones of the PMU logic by enabling cycle
counting. The overall logic goes as follows:
- MMCR0 reg initial value is set to 0x80000000 (MMCR0_FC set) to avoid
having to spin the PMU right at system init;
- to retrieve the events that are being profiled, pmc_get_event() will
check the current MMCR0 and MMCR1 value and return the appropriate
PMUEventType. For PMCs 1-4, event 0x2 is the implementation dependent
value of PMU_EVENT_INSTRUCTIONS and event 0x1E is the implementation
dependent value of PMU_EVENT_CYCLES. These events are supported by IBM
Power chips since Power8, at least, and the Linux Perf driver makes use
of these events until kernel v5.15. For PMC1, event 0xF0 is the
architected PowerISA event for cycles. Event 0xFE is the architected
PowerISA event for instructions;
- if the counter is frozen, either via the global MMCR0_FC bit or its
individual frozen counter bits, PMU_EVENT_INACTIVE is returned;
- pmu_update_cycles() will go through each counter and update the
values of all PMCs that are counting cycles. This function will be
called every time a MMCR0 update is done to keep counters values
up to date. Upcoming patches will use this function to allow the
counters to be properly updated during read/write of the PMCs
and MMCR1 writes.
Given that the base CPU frequency is fixed at 1Ghz for both powernv and
pseries clock, cycle calculation assumes that 1 nanosecond equals 1 CPU
cycle. Cycle value is then calculated by adding the elapsed time, in
nanoseconds, of the last cycle update done via pmu_update_cycles().
Reviewed-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Daniel Henrique Barboza <danielhb413@gmail.com>
Message-Id: <20211201151734.654994-3-danielhb413@gmail.com>
Signed-off-by: Cédric Le Goater <clg@kaod.org>
2021-12-17 19:57:18 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* PMU base time value used by the PMU to calculate
|
|
|
|
* running cycles.
|
|
|
|
*/
|
|
|
|
uint64_t pmu_base_time;
|
2005-07-03 00:59:34 +04:00
|
|
|
};
|
2003-11-23 17:55:54 +03:00
|
|
|
|
2023-06-22 12:33:51 +03:00
|
|
|
#define _CORE_ID(cs) \
|
|
|
|
(POWERPC_CPU(cs)->env.spr_cb[SPR_PIR].default_value & ~(cs->nr_threads - 1))
|
|
|
|
|
|
|
|
#define THREAD_SIBLING_FOREACH(cs, cs_sibling) \
|
|
|
|
CPU_FOREACH(cs_sibling) \
|
|
|
|
if (_CORE_ID(cs) == _CORE_ID(cs_sibling))
|
|
|
|
|
2011-09-13 08:00:32 +04:00
|
|
|
#define SET_FIT_PERIOD(a_, b_, c_, d_) \
|
|
|
|
do { \
|
|
|
|
env->fit_period[0] = (a_); \
|
|
|
|
env->fit_period[1] = (b_); \
|
|
|
|
env->fit_period[2] = (c_); \
|
|
|
|
env->fit_period[3] = (d_); \
|
|
|
|
} while (0)
|
|
|
|
|
|
|
|
#define SET_WDT_PERIOD(a_, b_, c_, d_) \
|
|
|
|
do { \
|
|
|
|
env->wdt_period[0] = (a_); \
|
|
|
|
env->wdt_period[1] = (b_); \
|
|
|
|
env->wdt_period[2] = (c_); \
|
|
|
|
env->wdt_period[3] = (d_); \
|
|
|
|
} while (0)
|
|
|
|
|
2016-10-28 14:06:21 +03:00
|
|
|
typedef struct PPCVirtualHypervisor PPCVirtualHypervisor;
|
|
|
|
typedef struct PPCVirtualHypervisorClass PPCVirtualHypervisorClass;
|
2019-01-10 10:09:13 +03:00
|
|
|
|
2016-03-15 15:49:25 +03:00
|
|
|
/**
|
|
|
|
* PowerPCCPU:
|
|
|
|
* @env: #CPUPPCState
|
2017-08-03 09:28:44 +03:00
|
|
|
* @vcpu_id: vCPU identifier given to KVM
|
2016-10-28 14:09:37 +03:00
|
|
|
* @compat_pvr: Current logical PVR, zero if in "raw" mode
|
2016-03-15 15:49:25 +03:00
|
|
|
*
|
|
|
|
* A PowerPC CPU.
|
|
|
|
*/
|
2022-02-14 19:15:16 +03:00
|
|
|
struct ArchCPU {
|
2016-03-15 15:49:25 +03:00
|
|
|
CPUState parent_obj;
|
|
|
|
|
|
|
|
CPUPPCState env;
|
2019-03-23 03:16:06 +03:00
|
|
|
|
2017-08-03 09:28:44 +03:00
|
|
|
int vcpu_id;
|
2016-10-28 14:09:37 +03:00
|
|
|
uint32_t compat_pvr;
|
2016-10-28 14:06:21 +03:00
|
|
|
PPCVirtualHypervisor *vhyp;
|
2018-06-13 09:22:18 +03:00
|
|
|
void *machine_data;
|
2017-05-30 19:24:00 +03:00
|
|
|
int32_t node_id; /* NUMA node this CPU belongs to */
|
2018-03-23 05:31:52 +03:00
|
|
|
PPCHash64Options *hash64_opts;
|
2016-11-21 08:28:12 +03:00
|
|
|
|
2019-07-16 15:13:52 +03:00
|
|
|
/* Those resources are used only during code translation */
|
|
|
|
/* opcode handlers */
|
|
|
|
opc_handler_t *opcodes[PPC_CPU_OPCODES_LEN];
|
|
|
|
|
2016-11-21 08:29:30 +03:00
|
|
|
/* Fields related to migration compatibility hacks */
|
|
|
|
bool pre_2_8_migration;
|
2016-11-21 08:28:12 +03:00
|
|
|
target_ulong mig_msr_mask;
|
|
|
|
uint64_t mig_insns_flags;
|
|
|
|
uint64_t mig_insns_flags2;
|
|
|
|
uint32_t mig_nb_BATs;
|
ppc: Rework CPU compatibility testing across migration
Migrating between different CPU versions is a bit complicated for ppc.
A long time ago, we ensured identical CPU versions at either end by
checking the PVR had the same value. However, this breaks under KVM
HV, because we always have to use the host's PVR - it's not
virtualized. That would mean we couldn't migrate between hosts with
different PVRs, even if the CPUs are close enough to compatible in
practice (sometimes identical cores with different surrounding logic
have different PVRs, so this happens in practice quite often).
So, we removed the PVR check, but instead checked that several flags
indicating supported instructions matched. This turns out to be a bad
idea, because those instruction masks are not architected information, but
essentially a TCG implementation detail. So changes to qemu internal CPU
modelling can break migration - this happened between qemu-2.6 and
qemu-2.7. That was addressed by 146c11f1 "target-ppc: Allow eventual
removal of old migration mistakes".
Now, verification of CPU compatibility across a migration basically doesn't
happen. We simply ignore the PVR of the incoming migration, and hope the
cpu on the destination is close enough to work.
Now that we've cleaned up handling of processor compatibility modes
for pseries machine type, we can do better. For new machine types
(pseries-2.10+) We allow migration if:
* The source and destination PVRs are for the same type of CPU, as
determined by CPU class's pvr_match function
OR * When the source was in a compatibility mode, and the destination CPU
supports the same compatibility mode
For older machine types we retain the existing behaviour - current CAS
code will usually set a compat mode which would break backwards
migration if we made them use the new behaviour. [Fixed from an
earlier version by Greg Kurz].
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Greg Kurz <groug@kaod.org>
Reviewed-by: Suraj Jitindar Singh <sjitindarsingh@gmail.com>
Tested-by: Andrea Bolognani <abologna@redhat.com>
2017-06-02 05:26:11 +03:00
|
|
|
bool pre_2_10_migration;
|
2018-05-22 13:39:59 +03:00
|
|
|
bool pre_3_0_migration;
|
2018-03-29 10:29:38 +03:00
|
|
|
int32_t mig_slb_nr;
|
2016-03-15 15:49:25 +03:00
|
|
|
};
|
|
|
|
|
2023-10-13 13:11:18 +03:00
|
|
|
/**
|
|
|
|
* PowerPCCPUClass:
|
|
|
|
* @parent_realize: The parent class' realize handler.
|
|
|
|
* @parent_phases: The parent class' reset phase handlers.
|
|
|
|
*
|
|
|
|
* A PowerPC CPU model.
|
|
|
|
*/
|
|
|
|
struct PowerPCCPUClass {
|
|
|
|
CPUClass parent_class;
|
|
|
|
|
|
|
|
DeviceRealize parent_realize;
|
|
|
|
DeviceUnrealize parent_unrealize;
|
|
|
|
ResettablePhases parent_phases;
|
|
|
|
void (*parent_parse_features)(const char *type, char *str, Error **errp);
|
|
|
|
|
|
|
|
uint32_t pvr;
|
|
|
|
/*
|
|
|
|
* If @best is false, match if pcc is in the family of pvr
|
|
|
|
* Else match only if pcc is the best match for pvr in this family.
|
|
|
|
*/
|
|
|
|
bool (*pvr_match)(struct PowerPCCPUClass *pcc, uint32_t pvr, bool best);
|
|
|
|
uint64_t pcr_mask; /* Available bits in PCR register */
|
|
|
|
uint64_t pcr_supported; /* Bits for supported PowerISA versions */
|
|
|
|
uint32_t svr;
|
|
|
|
uint64_t insns_flags;
|
|
|
|
uint64_t insns_flags2;
|
|
|
|
uint64_t msr_mask;
|
|
|
|
uint64_t lpcr_mask; /* Available bits in the LPCR */
|
|
|
|
uint64_t lpcr_pm; /* Power-saving mode Exit Cause Enable bits */
|
|
|
|
powerpc_mmu_t mmu_model;
|
|
|
|
powerpc_excp_t excp_model;
|
|
|
|
powerpc_input_t bus_model;
|
|
|
|
uint32_t flags;
|
|
|
|
int bfd_mach;
|
|
|
|
uint32_t l1_dcache_size, l1_icache_size;
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
2024-02-27 17:43:12 +03:00
|
|
|
GDBFeature gdb_spr;
|
2023-10-13 13:11:18 +03:00
|
|
|
#endif
|
|
|
|
const PPCHash64Options *hash64_opts;
|
|
|
|
struct ppc_radix_page_info *radix_page_info;
|
|
|
|
uint32_t lrg_decr_bits;
|
|
|
|
int n_host_threads;
|
|
|
|
void (*init_proc)(CPUPPCState *env);
|
|
|
|
int (*check_pow)(CPUPPCState *env);
|
|
|
|
};
|
2016-03-15 15:49:25 +03:00
|
|
|
|
2023-10-13 13:08:51 +03:00
|
|
|
ObjectClass *ppc_cpu_class_by_name(const char *name);
|
2016-03-15 15:49:25 +03:00
|
|
|
PowerPCCPUClass *ppc_cpu_class_by_pvr(uint32_t pvr);
|
|
|
|
PowerPCCPUClass *ppc_cpu_class_by_pvr_mask(uint32_t pvr);
|
2017-05-10 07:19:32 +03:00
|
|
|
PowerPCCPUClass *ppc_cpu_get_family_class(PowerPCCPUClass *pcc);
|
2016-03-15 15:49:25 +03:00
|
|
|
|
2020-05-26 20:24:24 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2016-10-28 14:06:21 +03:00
|
|
|
struct PPCVirtualHypervisorClass {
|
|
|
|
InterfaceClass parent;
|
2022-02-18 10:34:14 +03:00
|
|
|
bool (*cpu_in_nested)(PowerPCCPU *cpu);
|
|
|
|
void (*deliver_hv_excp)(PowerPCCPU *cpu, int excp);
|
2016-10-28 14:06:21 +03:00
|
|
|
void (*hypercall)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
|
2017-02-23 03:39:18 +03:00
|
|
|
hwaddr (*hpt_mask)(PPCVirtualHypervisor *vhyp);
|
|
|
|
const ppc_hash_pte64_t *(*map_hptes)(PPCVirtualHypervisor *vhyp,
|
|
|
|
hwaddr ptex, int n);
|
|
|
|
void (*unmap_hptes)(PPCVirtualHypervisor *vhyp,
|
|
|
|
const ppc_hash_pte64_t *hptes,
|
|
|
|
hwaddr ptex, int n);
|
2019-04-11 11:00:01 +03:00
|
|
|
void (*hpte_set_c)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1);
|
|
|
|
void (*hpte_set_r)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1);
|
2022-02-18 10:34:14 +03:00
|
|
|
bool (*get_pate)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu,
|
|
|
|
target_ulong lpid, ppc_v3_pate_t *entry);
|
2017-09-25 14:00:02 +03:00
|
|
|
target_ulong (*encode_hpt_for_kvm_pr)(PPCVirtualHypervisor *vhyp);
|
2019-07-18 06:42:11 +03:00
|
|
|
void (*cpu_exec_enter)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
|
|
|
|
void (*cpu_exec_exit)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
|
2016-10-28 14:06:21 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
#define TYPE_PPC_VIRTUAL_HYPERVISOR "ppc-virtual-hypervisor"
|
2020-09-01 00:07:33 +03:00
|
|
|
DECLARE_OBJ_CHECKERS(PPCVirtualHypervisor, PPCVirtualHypervisorClass,
|
|
|
|
PPC_VIRTUAL_HYPERVISOR, TYPE_PPC_VIRTUAL_HYPERVISOR)
|
2022-02-18 10:34:14 +03:00
|
|
|
|
|
|
|
static inline bool vhyp_cpu_in_nested(PowerPCCPU *cpu)
|
|
|
|
{
|
|
|
|
return PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp)->cpu_in_nested(cpu);
|
|
|
|
}
|
2020-05-26 20:24:24 +03:00
|
|
|
#endif /* CONFIG_USER_ONLY */
|
2016-10-28 14:06:21 +03:00
|
|
|
|
2019-04-17 22:18:02 +03:00
|
|
|
void ppc_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
|
2020-03-16 20:21:41 +03:00
|
|
|
int ppc_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
|
|
|
|
int ppc_cpu_gdb_read_register_apple(CPUState *cpu, GByteArray *buf, int reg);
|
2016-03-15 15:49:25 +03:00
|
|
|
int ppc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
|
|
|
|
int ppc_cpu_gdb_write_register_apple(CPUState *cpu, uint8_t *buf, int reg);
|
2019-02-06 19:51:33 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2022-12-06 18:20:51 +03:00
|
|
|
hwaddr ppc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
|
2019-02-06 19:51:33 +03:00
|
|
|
#endif
|
2016-03-15 15:49:25 +03:00
|
|
|
int ppc64_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
|
2022-08-11 15:10:54 +03:00
|
|
|
int cpuid, DumpState *s);
|
2017-02-28 16:32:17 +03:00
|
|
|
int ppc32_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
|
2022-08-11 15:10:54 +03:00
|
|
|
int cpuid, DumpState *s);
|
2016-03-15 15:49:25 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2022-10-21 17:21:54 +03:00
|
|
|
void ppc_maybe_interrupt(CPUPPCState *env);
|
2021-09-11 19:54:27 +03:00
|
|
|
void ppc_cpu_do_interrupt(CPUState *cpu);
|
|
|
|
bool ppc_cpu_exec_interrupt(CPUState *cpu, int int_req);
|
2020-03-25 17:41:43 +03:00
|
|
|
void ppc_cpu_do_system_reset(CPUState *cs);
|
2020-03-16 17:26:09 +03:00
|
|
|
void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector);
|
2019-08-12 08:23:44 +03:00
|
|
|
extern const VMStateDescription vmstate_ppc_cpu;
|
2016-03-15 15:49:25 +03:00
|
|
|
#endif
|
2012-04-06 16:39:03 +04:00
|
|
|
|
2005-07-03 00:59:34 +04:00
|
|
|
/*****************************************************************************/
|
2008-06-29 05:03:05 +04:00
|
|
|
void ppc_translate_init(void);
|
2004-04-13 00:39:29 +04:00
|
|
|
|
2007-03-07 11:32:30 +03:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2019-03-21 08:29:36 +03:00
|
|
|
void ppc_store_sdr1(CPUPPCState *env, target_ulong value);
|
2022-10-11 23:48:26 +03:00
|
|
|
void ppc_store_lpcr(PowerPCCPU *cpu, target_ulong val);
|
2023-08-08 06:11:14 +03:00
|
|
|
void ppc_update_ciabr(CPUPPCState *env);
|
|
|
|
void ppc_store_ciabr(CPUPPCState *env, target_ulong value);
|
2023-08-08 06:11:15 +03:00
|
|
|
void ppc_update_daw0(CPUPPCState *env);
|
|
|
|
void ppc_store_dawr0(CPUPPCState *env, target_ulong value);
|
|
|
|
void ppc_store_dawrx0(CPUPPCState *env, uint32_t value);
|
2007-10-06 02:06:02 +04:00
|
|
|
#endif /* !defined(CONFIG_USER_ONLY) */
|
2019-03-21 08:29:36 +03:00
|
|
|
void ppc_store_msr(CPUPPCState *env, target_ulong value);
|
2005-07-03 00:59:34 +04:00
|
|
|
|
2019-04-17 22:17:57 +03:00
|
|
|
void ppc_cpu_list(void);
|
2007-11-10 18:15:54 +03:00
|
|
|
|
2004-05-21 16:59:32 +04:00
|
|
|
/* Time-base and decrementer management */
|
2019-03-21 08:29:36 +03:00
|
|
|
uint64_t cpu_ppc_load_tbl(CPUPPCState *env);
|
|
|
|
uint32_t cpu_ppc_load_tbu(CPUPPCState *env);
|
|
|
|
void cpu_ppc_store_tbu(CPUPPCState *env, uint32_t value);
|
|
|
|
void cpu_ppc_store_tbl(CPUPPCState *env, uint32_t value);
|
|
|
|
uint64_t cpu_ppc_load_atbl(CPUPPCState *env);
|
|
|
|
uint32_t cpu_ppc_load_atbu(CPUPPCState *env);
|
|
|
|
void cpu_ppc_store_atbl(CPUPPCState *env, uint32_t value);
|
|
|
|
void cpu_ppc_store_atbu(CPUPPCState *env, uint32_t value);
|
2024-03-08 14:19:39 +03:00
|
|
|
void cpu_ppc_increase_tb_by_offset(CPUPPCState *env, int64_t offset);
|
|
|
|
void cpu_ppc_decrease_tb_by_offset(CPUPPCState *env, int64_t offset);
|
2019-11-28 16:46:54 +03:00
|
|
|
uint64_t cpu_ppc_load_vtb(CPUPPCState *env);
|
|
|
|
void cpu_ppc_store_vtb(CPUPPCState *env, uint64_t value);
|
2014-04-06 03:32:06 +04:00
|
|
|
bool ppc_decr_clear_on_delivery(CPUPPCState *env);
|
2019-03-01 05:43:15 +03:00
|
|
|
target_ulong cpu_ppc_load_decr(CPUPPCState *env);
|
|
|
|
void cpu_ppc_store_decr(CPUPPCState *env, target_ulong value);
|
|
|
|
target_ulong cpu_ppc_load_hdecr(CPUPPCState *env);
|
|
|
|
void cpu_ppc_store_hdecr(CPUPPCState *env, target_ulong value);
|
2019-11-28 16:46:57 +03:00
|
|
|
void cpu_ppc_store_tbu40(CPUPPCState *env, uint64_t value);
|
2019-03-21 08:29:36 +03:00
|
|
|
uint64_t cpu_ppc_load_purr(CPUPPCState *env);
|
2019-11-28 16:46:55 +03:00
|
|
|
void cpu_ppc_store_purr(CPUPPCState *env, uint64_t value);
|
2007-03-17 17:02:15 +03:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2019-03-21 08:29:36 +03:00
|
|
|
target_ulong load_40x_pit(CPUPPCState *env);
|
|
|
|
void store_40x_pit(CPUPPCState *env, target_ulong val);
|
|
|
|
void store_40x_dbcr0(CPUPPCState *env, uint32_t val);
|
|
|
|
void store_40x_sler(CPUPPCState *env, uint32_t val);
|
2022-01-04 09:55:34 +03:00
|
|
|
void store_40x_tcr(CPUPPCState *env, target_ulong val);
|
|
|
|
void store_40x_tsr(CPUPPCState *env, target_ulong val);
|
2019-03-21 08:29:36 +03:00
|
|
|
void store_booke_tcr(CPUPPCState *env, target_ulong val);
|
|
|
|
void store_booke_tsr(CPUPPCState *env, target_ulong val);
|
|
|
|
void ppc_tlb_invalidate_all(CPUPPCState *env);
|
|
|
|
void ppc_tlb_invalidate_one(CPUPPCState *env, target_ulong addr);
|
2018-04-05 09:02:51 +03:00
|
|
|
void cpu_ppc_set_vhyp(PowerPCCPU *cpu, PPCVirtualHypervisor *vhyp);
|
target/ppc: Add LPAR-per-core vs per-thread mode flag
The Power ISA has the concept of sub-processors:
Hardware is allowed to sub-divide a multi-threaded processor into
"sub-processors" that appear to privileged programs as multi-threaded
processors with fewer threads.
POWER9 and POWER10 have two modes, either every thread is a
sub-processor or all threads appear as one multi-threaded processor. In
the user manuals these are known as "LPAR per thread" / "Thread LPAR",
and "LPAR per core" / "1 LPAR", respectively.
The practical difference is: in thread LPAR mode, non-hypervisor SPRs
are not shared between threads and msgsndp can not be used to message
siblings. In 1 LPAR mode, some SPRs are shared and msgsndp is usable.
Thrad LPAR allows multiple partitions to run concurrently on the same
core, and is a requirement for KVM to run on POWER9/10 (which does not
gang-schedule an LPAR on all threads of a core like POWER8 KVM).
Traditionally, SMT in PAPR environments including PowerVM and the
pseries QEMU machine with KVM acceleration behaves as in 1 LPAR mode.
In OPAL systems, Thread LPAR is used. When adding SMT to the powernv
machine, it is therefore preferable to emulate Thread LPAR.
To account for this difference between pseries and powernv, an LPAR mode
flag is added such that SPRs can be implemented as per-LPAR shared, and
that becomes either per-thread or per-core depending on the flag.
Reviewed-by: Joel Stanley <joel@jms.id.au>
Reviewed-by: Cédric Le Goater <clg@kaod.org>
Tested-by: Cédric Le Goater <clg@kaod.org>
Signed-off-by: Nicholas Piggin <npiggin@gmail.com>
Message-ID: <20230705120631.27670-2-npiggin@gmail.com>
Signed-off-by: Daniel Henrique Barboza <danielhb413@gmail.com>
2023-07-05 15:06:28 +03:00
|
|
|
void cpu_ppc_set_1lpar(PowerPCCPU *cpu);
|
2023-05-30 16:28:10 +03:00
|
|
|
int ppcmas_tlb_check(CPUPPCState *env, ppcmas_tlb_t *tlb, hwaddr *raddrp,
|
|
|
|
target_ulong address, uint32_t pid);
|
2023-05-30 16:28:09 +03:00
|
|
|
int ppcemb_tlb_search(CPUPPCState *env, target_ulong address, uint32_t pid);
|
2023-05-30 16:28:10 +03:00
|
|
|
hwaddr booke206_tlb_to_page_size(CPUPPCState *env, ppcmas_tlb_t *tlb);
|
2007-03-17 17:02:15 +03:00
|
|
|
#endif
|
2003-11-23 17:55:54 +03:00
|
|
|
|
2021-05-27 19:35:22 +03:00
|
|
|
void ppc_store_fpscr(CPUPPCState *env, target_ulong val);
|
2020-01-20 13:49:35 +03:00
|
|
|
void helper_hfscr_facility_check(CPUPPCState *env, uint32_t bit,
|
|
|
|
const char *caller, uint32_t cause);
|
2013-03-19 11:41:53 +04:00
|
|
|
|
2009-08-16 13:06:54 +04:00
|
|
|
static inline uint64_t ppc_dump_gpr(CPUPPCState *env, int gprn)
|
2007-11-24 05:03:55 +03:00
|
|
|
{
|
|
|
|
uint64_t gprv;
|
|
|
|
|
|
|
|
gprv = env->gpr[gprn];
|
|
|
|
if (env->flags & POWERPC_FLAG_SPE) {
|
2019-03-21 08:29:36 +03:00
|
|
|
/*
|
|
|
|
* If the CPU implements the SPE extension, we have to get the
|
2007-11-24 05:03:55 +03:00
|
|
|
* high bits of the GPR from the gprh storage area
|
|
|
|
*/
|
|
|
|
gprv &= 0xFFFFFFFFULL;
|
|
|
|
gprv |= (uint64_t)env->gprh[gprn] << 32;
|
|
|
|
}
|
|
|
|
|
|
|
|
return gprv;
|
|
|
|
}
|
|
|
|
|
2007-04-13 01:11:03 +04:00
|
|
|
/* Device control registers */
|
2019-03-21 08:29:36 +03:00
|
|
|
int ppc_dcr_read(ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp);
|
|
|
|
int ppc_dcr_write(ppc_dcr_t *dcr_env, int dcrn, uint32_t val);
|
2007-04-13 01:11:03 +04:00
|
|
|
|
2007-10-12 10:47:46 +04:00
|
|
|
#define cpu_list ppc_cpu_list
|
2007-06-04 01:02:38 +04:00
|
|
|
|
2007-10-14 11:07:08 +04:00
|
|
|
/* MMU modes definitions */
|
|
|
|
#define MMU_USER_IDX 0
|
2024-01-29 03:18:33 +03:00
|
|
|
static inline int ppc_env_mmu_index(CPUPPCState *env, bool ifetch)
|
2007-10-14 11:07:08 +04:00
|
|
|
{
|
2021-03-23 21:43:38 +03:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
return MMU_USER_IDX;
|
|
|
|
#else
|
|
|
|
return (env->hflags >> (ifetch ? HFLAGS_IMMU_IDX : HFLAGS_DMMU_IDX)) & 7;
|
|
|
|
#endif
|
2007-10-14 11:07:08 +04:00
|
|
|
}
|
|
|
|
|
2017-01-04 08:19:50 +03:00
|
|
|
/* Compatibility modes */
|
|
|
|
#if defined(TARGET_PPC64)
|
2016-10-28 14:51:46 +03:00
|
|
|
bool ppc_check_compat(PowerPCCPU *cpu, uint32_t compat_pvr,
|
|
|
|
uint32_t min_compat_pvr, uint32_t max_compat_pvr);
|
2018-06-14 09:33:58 +03:00
|
|
|
bool ppc_type_check_compat(const char *cputype, uint32_t compat_pvr,
|
|
|
|
uint32_t min_compat_pvr, uint32_t max_compat_pvr);
|
|
|
|
|
2020-09-14 15:34:52 +03:00
|
|
|
int ppc_set_compat(PowerPCCPU *cpu, uint32_t compat_pvr, Error **errp);
|
2018-06-14 09:33:58 +03:00
|
|
|
|
2016-11-10 06:37:38 +03:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2020-09-14 15:34:52 +03:00
|
|
|
int ppc_set_compat_all(uint32_t compat_pvr, Error **errp);
|
2023-08-08 07:19:57 +03:00
|
|
|
int ppc_init_compat_all(uint32_t compat_pvr, Error **errp);
|
2016-11-10 06:37:38 +03:00
|
|
|
#endif
|
2018-01-15 08:40:23 +03:00
|
|
|
int ppc_compat_max_vthreads(PowerPCCPU *cpu);
|
2017-06-11 15:33:59 +03:00
|
|
|
void ppc_compat_add_property(Object *obj, const char *name,
|
2020-05-05 18:29:23 +03:00
|
|
|
uint32_t *compat_pvr, const char *basedesc);
|
2017-01-04 08:19:50 +03:00
|
|
|
#endif /* defined(TARGET_PPC64) */
|
|
|
|
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/cpu-all.h"
|
2003-11-23 17:55:54 +03:00
|
|
|
|
2005-07-03 00:59:34 +04:00
|
|
|
/*****************************************************************************/
|
2008-10-21 15:31:14 +04:00
|
|
|
/* CRF definitions */
|
2016-11-23 14:37:11 +03:00
|
|
|
#define CRF_LT_BIT 3
|
|
|
|
#define CRF_GT_BIT 2
|
|
|
|
#define CRF_EQ_BIT 1
|
|
|
|
#define CRF_SO_BIT 0
|
|
|
|
#define CRF_LT (1 << CRF_LT_BIT)
|
|
|
|
#define CRF_GT (1 << CRF_GT_BIT)
|
|
|
|
#define CRF_EQ (1 << CRF_EQ_BIT)
|
|
|
|
#define CRF_SO (1 << CRF_SO_BIT)
|
|
|
|
/* For SPE extensions */
|
|
|
|
#define CRF_CH (1 << CRF_LT_BIT)
|
|
|
|
#define CRF_CL (1 << CRF_GT_BIT)
|
|
|
|
#define CRF_CH_OR_CL (1 << CRF_EQ_BIT)
|
|
|
|
#define CRF_CH_AND_CL (1 << CRF_SO_BIT)
|
2008-10-21 15:31:14 +04:00
|
|
|
|
|
|
|
/* XER definitions */
|
2008-10-21 15:28:46 +04:00
|
|
|
#define XER_SO 31
|
|
|
|
#define XER_OV 30
|
|
|
|
#define XER_CA 29
|
target/ppc: support for 32-bit carry and overflow
POWER ISA 3.0 adds CA32 and OV32 status in 64-bit mode. Add the flags
and corresponding defines.
Moreover, CA32 is updated when CA is updated and OV32 is updated when OV
is updated.
Arithmetic instructions:
* Addition and Substractions:
addic, addic., subfic, addc, subfc, adde, subfe, addme, subfme,
addze, and subfze always updates CA and CA32.
=> CA reflects the carry out of bit 0 in 64-bit mode and out of
bit 32 in 32-bit mode.
=> CA32 reflects the carry out of bit 32 independent of the
mode.
=> SO and OV reflects overflow of the 64-bit result in 64-bit
mode and overflow of the low-order 32-bit result in 32-bit
mode
=> OV32 reflects overflow of the low-order 32-bit independent of
the mode
* Multiply Low and Divide:
For mulld, divd, divde, divdu and divdeu: SO, OV, and OV32 bits
reflects overflow of the 64-bit result
For mullw, divw, divwe, divwu and divweu: SO, OV, and OV32 bits
reflects overflow of the 32-bit result
* Negate with OE=1 (nego)
For 64-bit mode if the register RA contains
0x8000_0000_0000_0000, OV and OV32 are set to 1.
For 32-bit mode if the register RA contains 0x8000_0000, OV and
OV32 are set to 1.
Signed-off-by: Nikunj A Dadhania <nikunj@linux.vnet.ibm.com>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2017-02-27 07:57:54 +03:00
|
|
|
#define XER_OV32 19
|
|
|
|
#define XER_CA32 18
|
2008-10-21 15:28:46 +04:00
|
|
|
#define XER_CMP 8
|
|
|
|
#define XER_BC 0
|
2013-02-20 11:52:13 +04:00
|
|
|
#define xer_so (env->so)
|
2008-10-21 15:28:46 +04:00
|
|
|
#define xer_cmp ((env->xer >> XER_CMP) & 0xFF)
|
|
|
|
#define xer_bc ((env->xer >> XER_BC) & 0x7F)
|
2003-11-23 17:55:54 +03:00
|
|
|
|
2005-07-03 00:59:34 +04:00
|
|
|
/* SPR definitions */
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_MQ (0x000)
|
|
|
|
#define SPR_XER (0x001)
|
|
|
|
#define SPR_LR (0x008)
|
|
|
|
#define SPR_CTR (0x009)
|
2017-03-08 22:58:43 +03:00
|
|
|
#define SPR_UAMR (0x00D)
|
2011-08-31 19:45:10 +04:00
|
|
|
#define SPR_DSCR (0x011)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_DSISR (0x012)
|
2022-02-09 11:08:55 +03:00
|
|
|
#define SPR_DAR (0x013)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_DECR (0x016)
|
|
|
|
#define SPR_SDR1 (0x019)
|
|
|
|
#define SPR_SRR0 (0x01A)
|
|
|
|
#define SPR_SRR1 (0x01B)
|
2011-08-31 19:45:10 +04:00
|
|
|
#define SPR_CFAR (0x01C)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_AMR (0x01D)
|
2016-03-21 15:52:40 +03:00
|
|
|
#define SPR_ACOP (0x01F)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_PID (0x030)
|
2016-03-21 15:52:40 +03:00
|
|
|
#define SPR_BOOKS_PID (0x030)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_DECAR (0x036)
|
|
|
|
#define SPR_BOOKE_CSRR0 (0x03A)
|
|
|
|
#define SPR_BOOKE_CSRR1 (0x03B)
|
|
|
|
#define SPR_BOOKE_DEAR (0x03D)
|
2016-03-21 15:52:38 +03:00
|
|
|
#define SPR_IAMR (0x03D)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_ESR (0x03E)
|
|
|
|
#define SPR_BOOKE_IVPR (0x03F)
|
|
|
|
#define SPR_MPC_EIE (0x050)
|
|
|
|
#define SPR_MPC_EID (0x051)
|
|
|
|
#define SPR_MPC_NRI (0x052)
|
2014-06-04 16:50:59 +04:00
|
|
|
#define SPR_TFHAR (0x080)
|
|
|
|
#define SPR_TFIAR (0x081)
|
|
|
|
#define SPR_TEXASR (0x082)
|
|
|
|
#define SPR_TEXASRU (0x083)
|
2013-12-20 10:41:32 +04:00
|
|
|
#define SPR_UCTRL (0x088)
|
2017-08-08 06:42:53 +03:00
|
|
|
#define SPR_TIDR (0x090)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_MPC_CMPA (0x090)
|
|
|
|
#define SPR_MPC_CMPB (0x091)
|
|
|
|
#define SPR_MPC_CMPC (0x092)
|
|
|
|
#define SPR_MPC_CMPD (0x093)
|
|
|
|
#define SPR_MPC_ECR (0x094)
|
|
|
|
#define SPR_MPC_DER (0x095)
|
|
|
|
#define SPR_MPC_COUNTA (0x096)
|
|
|
|
#define SPR_MPC_COUNTB (0x097)
|
2013-12-20 10:41:32 +04:00
|
|
|
#define SPR_CTRL (0x098)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_MPC_CMPE (0x098)
|
|
|
|
#define SPR_MPC_CMPF (0x099)
|
2014-06-04 16:50:56 +04:00
|
|
|
#define SPR_FSCR (0x099)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_MPC_CMPG (0x09A)
|
|
|
|
#define SPR_MPC_CMPH (0x09B)
|
|
|
|
#define SPR_MPC_LCTRL1 (0x09C)
|
|
|
|
#define SPR_MPC_LCTRL2 (0x09D)
|
2013-03-12 04:31:47 +04:00
|
|
|
#define SPR_UAMOR (0x09D)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_MPC_ICTRL (0x09E)
|
|
|
|
#define SPR_MPC_BAR (0x09F)
|
2016-03-02 23:19:20 +03:00
|
|
|
#define SPR_PSPB (0x09F)
|
2019-08-16 09:17:33 +03:00
|
|
|
#define SPR_DPDES (0x0B0)
|
2021-04-12 14:44:32 +03:00
|
|
|
#define SPR_DAWR0 (0x0B4)
|
2024-03-08 14:19:35 +03:00
|
|
|
#define SPR_DAWR1 (0x0B5)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_RPR (0x0BA)
|
2016-03-21 15:52:39 +03:00
|
|
|
#define SPR_CIABR (0x0BB)
|
2021-04-12 14:44:32 +03:00
|
|
|
#define SPR_DAWRX0 (0x0BC)
|
2024-03-08 14:19:35 +03:00
|
|
|
#define SPR_DAWRX1 (0x0BD)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_HFSCR (0x0BE)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_VRSAVE (0x100)
|
|
|
|
#define SPR_USPRG0 (0x100)
|
|
|
|
#define SPR_USPRG1 (0x101)
|
|
|
|
#define SPR_USPRG2 (0x102)
|
|
|
|
#define SPR_USPRG3 (0x103)
|
|
|
|
#define SPR_USPRG4 (0x104)
|
|
|
|
#define SPR_USPRG5 (0x105)
|
|
|
|
#define SPR_USPRG6 (0x106)
|
|
|
|
#define SPR_USPRG7 (0x107)
|
2023-09-13 07:24:08 +03:00
|
|
|
#define SPR_TBL (0x10C)
|
|
|
|
#define SPR_TBU (0x10D)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_SPRG0 (0x110)
|
|
|
|
#define SPR_SPRG1 (0x111)
|
|
|
|
#define SPR_SPRG2 (0x112)
|
|
|
|
#define SPR_SPRG3 (0x113)
|
|
|
|
#define SPR_SPRG4 (0x114)
|
|
|
|
#define SPR_SCOMC (0x114)
|
|
|
|
#define SPR_SPRG5 (0x115)
|
|
|
|
#define SPR_SCOMD (0x115)
|
|
|
|
#define SPR_SPRG6 (0x116)
|
|
|
|
#define SPR_SPRG7 (0x117)
|
|
|
|
#define SPR_ASR (0x118)
|
|
|
|
#define SPR_EAR (0x11A)
|
2023-09-13 07:24:08 +03:00
|
|
|
#define SPR_WR_TBL (0x11C)
|
|
|
|
#define SPR_WR_TBU (0x11D)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_TBU40 (0x11E)
|
|
|
|
#define SPR_SVR (0x11E)
|
|
|
|
#define SPR_BOOKE_PIR (0x11E)
|
|
|
|
#define SPR_PVR (0x11F)
|
|
|
|
#define SPR_HSPRG0 (0x130)
|
|
|
|
#define SPR_BOOKE_DBSR (0x130)
|
|
|
|
#define SPR_HSPRG1 (0x131)
|
|
|
|
#define SPR_HDSISR (0x132)
|
|
|
|
#define SPR_HDAR (0x133)
|
2011-04-30 02:10:23 +04:00
|
|
|
#define SPR_BOOKE_EPCR (0x133)
|
2011-04-01 08:15:19 +04:00
|
|
|
#define SPR_SPURR (0x134)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_DBCR0 (0x134)
|
|
|
|
#define SPR_IBCR (0x135)
|
|
|
|
#define SPR_PURR (0x135)
|
|
|
|
#define SPR_BOOKE_DBCR1 (0x135)
|
|
|
|
#define SPR_DBCR (0x136)
|
|
|
|
#define SPR_HDEC (0x136)
|
|
|
|
#define SPR_BOOKE_DBCR2 (0x136)
|
|
|
|
#define SPR_HIOR (0x137)
|
|
|
|
#define SPR_MBAR (0x137)
|
|
|
|
#define SPR_RMOR (0x138)
|
|
|
|
#define SPR_BOOKE_IAC1 (0x138)
|
|
|
|
#define SPR_HRMOR (0x139)
|
|
|
|
#define SPR_BOOKE_IAC2 (0x139)
|
|
|
|
#define SPR_HSRR0 (0x13A)
|
|
|
|
#define SPR_BOOKE_IAC3 (0x13A)
|
|
|
|
#define SPR_HSRR1 (0x13B)
|
|
|
|
#define SPR_BOOKE_IAC4 (0x13B)
|
|
|
|
#define SPR_BOOKE_DAC1 (0x13C)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_MMCRH (0x13C)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_DABR2 (0x13D)
|
|
|
|
#define SPR_BOOKE_DAC2 (0x13D)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_TFMR (0x13D)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_DVC1 (0x13E)
|
2013-12-20 10:41:30 +04:00
|
|
|
#define SPR_LPCR (0x13E)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_DVC2 (0x13F)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_LPIDR (0x13F)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_TSR (0x150)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_HMER (0x150)
|
|
|
|
#define SPR_HMEER (0x151)
|
2014-05-23 06:26:52 +04:00
|
|
|
#define SPR_PCR (0x152)
|
2023-06-20 16:10:44 +03:00
|
|
|
#define SPR_HEIR (0x153)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_BOOKE_LPIDR (0x152)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_TCR (0x154)
|
2012-01-21 07:45:46 +04:00
|
|
|
#define SPR_BOOKE_TLB0PS (0x158)
|
|
|
|
#define SPR_BOOKE_TLB1PS (0x159)
|
|
|
|
#define SPR_BOOKE_TLB2PS (0x15A)
|
|
|
|
#define SPR_BOOKE_TLB3PS (0x15B)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_AMOR (0x15D)
|
2012-06-20 23:19:09 +04:00
|
|
|
#define SPR_BOOKE_MAS7_MAS3 (0x174)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_IVOR0 (0x190)
|
|
|
|
#define SPR_BOOKE_IVOR1 (0x191)
|
|
|
|
#define SPR_BOOKE_IVOR2 (0x192)
|
|
|
|
#define SPR_BOOKE_IVOR3 (0x193)
|
|
|
|
#define SPR_BOOKE_IVOR4 (0x194)
|
|
|
|
#define SPR_BOOKE_IVOR5 (0x195)
|
|
|
|
#define SPR_BOOKE_IVOR6 (0x196)
|
|
|
|
#define SPR_BOOKE_IVOR7 (0x197)
|
|
|
|
#define SPR_BOOKE_IVOR8 (0x198)
|
|
|
|
#define SPR_BOOKE_IVOR9 (0x199)
|
|
|
|
#define SPR_BOOKE_IVOR10 (0x19A)
|
|
|
|
#define SPR_BOOKE_IVOR11 (0x19B)
|
|
|
|
#define SPR_BOOKE_IVOR12 (0x19C)
|
|
|
|
#define SPR_BOOKE_IVOR13 (0x19D)
|
|
|
|
#define SPR_BOOKE_IVOR14 (0x19E)
|
|
|
|
#define SPR_BOOKE_IVOR15 (0x19F)
|
2012-01-19 22:31:51 +04:00
|
|
|
#define SPR_BOOKE_IVOR38 (0x1B0)
|
|
|
|
#define SPR_BOOKE_IVOR39 (0x1B1)
|
|
|
|
#define SPR_BOOKE_IVOR40 (0x1B2)
|
|
|
|
#define SPR_BOOKE_IVOR41 (0x1B3)
|
|
|
|
#define SPR_BOOKE_IVOR42 (0x1B4)
|
2014-01-19 20:41:14 +04:00
|
|
|
#define SPR_BOOKE_GIVOR2 (0x1B8)
|
|
|
|
#define SPR_BOOKE_GIVOR3 (0x1B9)
|
|
|
|
#define SPR_BOOKE_GIVOR4 (0x1BA)
|
|
|
|
#define SPR_BOOKE_GIVOR8 (0x1BB)
|
|
|
|
#define SPR_BOOKE_GIVOR13 (0x1BC)
|
|
|
|
#define SPR_BOOKE_GIVOR14 (0x1BD)
|
2014-06-04 16:50:55 +04:00
|
|
|
#define SPR_TIR (0x1BE)
|
2022-12-20 07:23:29 +03:00
|
|
|
#define SPR_UHDEXCR (0x1C7)
|
2018-04-24 14:30:42 +03:00
|
|
|
#define SPR_PTCR (0x1D0)
|
2022-07-15 23:54:37 +03:00
|
|
|
#define SPR_HASHKEYR (0x1D4)
|
|
|
|
#define SPR_HASHPKEYR (0x1D5)
|
2022-12-20 07:23:29 +03:00
|
|
|
#define SPR_HDEXCR (0x1D7)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_BOOKE_SPEFSCR (0x200)
|
|
|
|
#define SPR_Exxx_BBEAR (0x201)
|
|
|
|
#define SPR_Exxx_BBTAR (0x202)
|
|
|
|
#define SPR_Exxx_L1CFG0 (0x203)
|
2014-01-19 20:47:43 +04:00
|
|
|
#define SPR_Exxx_L1CFG1 (0x204)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_Exxx_NPIDR (0x205)
|
|
|
|
#define SPR_ATBL (0x20E)
|
|
|
|
#define SPR_ATBU (0x20F)
|
|
|
|
#define SPR_IBAT0U (0x210)
|
|
|
|
#define SPR_BOOKE_IVOR32 (0x210)
|
|
|
|
#define SPR_RCPU_MI_GRA (0x210)
|
|
|
|
#define SPR_IBAT0L (0x211)
|
|
|
|
#define SPR_BOOKE_IVOR33 (0x211)
|
|
|
|
#define SPR_IBAT1U (0x212)
|
|
|
|
#define SPR_BOOKE_IVOR34 (0x212)
|
|
|
|
#define SPR_IBAT1L (0x213)
|
|
|
|
#define SPR_BOOKE_IVOR35 (0x213)
|
|
|
|
#define SPR_IBAT2U (0x214)
|
|
|
|
#define SPR_BOOKE_IVOR36 (0x214)
|
|
|
|
#define SPR_IBAT2L (0x215)
|
|
|
|
#define SPR_BOOKE_IVOR37 (0x215)
|
|
|
|
#define SPR_IBAT3U (0x216)
|
|
|
|
#define SPR_IBAT3L (0x217)
|
|
|
|
#define SPR_DBAT0U (0x218)
|
|
|
|
#define SPR_RCPU_L2U_GRA (0x218)
|
|
|
|
#define SPR_DBAT0L (0x219)
|
|
|
|
#define SPR_DBAT1U (0x21A)
|
|
|
|
#define SPR_DBAT1L (0x21B)
|
|
|
|
#define SPR_DBAT2U (0x21C)
|
|
|
|
#define SPR_DBAT2L (0x21D)
|
|
|
|
#define SPR_DBAT3U (0x21E)
|
|
|
|
#define SPR_DBAT3L (0x21F)
|
|
|
|
#define SPR_IBAT4U (0x230)
|
|
|
|
#define SPR_RPCU_BBCMCR (0x230)
|
|
|
|
#define SPR_MPC_IC_CST (0x230)
|
|
|
|
#define SPR_Exxx_CTXCR (0x230)
|
|
|
|
#define SPR_IBAT4L (0x231)
|
|
|
|
#define SPR_MPC_IC_ADR (0x231)
|
|
|
|
#define SPR_Exxx_DBCR3 (0x231)
|
|
|
|
#define SPR_IBAT5U (0x232)
|
|
|
|
#define SPR_MPC_IC_DAT (0x232)
|
|
|
|
#define SPR_Exxx_DBCNT (0x232)
|
|
|
|
#define SPR_IBAT5L (0x233)
|
|
|
|
#define SPR_IBAT6U (0x234)
|
|
|
|
#define SPR_IBAT6L (0x235)
|
|
|
|
#define SPR_IBAT7U (0x236)
|
|
|
|
#define SPR_IBAT7L (0x237)
|
|
|
|
#define SPR_DBAT4U (0x238)
|
|
|
|
#define SPR_RCPU_L2U_MCR (0x238)
|
|
|
|
#define SPR_MPC_DC_CST (0x238)
|
|
|
|
#define SPR_Exxx_ALTCTXCR (0x238)
|
|
|
|
#define SPR_DBAT4L (0x239)
|
|
|
|
#define SPR_MPC_DC_ADR (0x239)
|
|
|
|
#define SPR_DBAT5U (0x23A)
|
|
|
|
#define SPR_BOOKE_MCSRR0 (0x23A)
|
|
|
|
#define SPR_MPC_DC_DAT (0x23A)
|
|
|
|
#define SPR_DBAT5L (0x23B)
|
|
|
|
#define SPR_BOOKE_MCSRR1 (0x23B)
|
|
|
|
#define SPR_DBAT6U (0x23C)
|
|
|
|
#define SPR_BOOKE_MCSR (0x23C)
|
|
|
|
#define SPR_DBAT6L (0x23D)
|
|
|
|
#define SPR_Exxx_MCAR (0x23D)
|
|
|
|
#define SPR_DBAT7U (0x23E)
|
|
|
|
#define SPR_BOOKE_DSRR0 (0x23E)
|
|
|
|
#define SPR_DBAT7L (0x23F)
|
|
|
|
#define SPR_BOOKE_DSRR1 (0x23F)
|
|
|
|
#define SPR_BOOKE_SPRG8 (0x25C)
|
|
|
|
#define SPR_BOOKE_SPRG9 (0x25D)
|
|
|
|
#define SPR_BOOKE_MAS0 (0x270)
|
|
|
|
#define SPR_BOOKE_MAS1 (0x271)
|
|
|
|
#define SPR_BOOKE_MAS2 (0x272)
|
|
|
|
#define SPR_BOOKE_MAS3 (0x273)
|
|
|
|
#define SPR_BOOKE_MAS4 (0x274)
|
|
|
|
#define SPR_BOOKE_MAS5 (0x275)
|
|
|
|
#define SPR_BOOKE_MAS6 (0x276)
|
|
|
|
#define SPR_BOOKE_PID1 (0x279)
|
|
|
|
#define SPR_BOOKE_PID2 (0x27A)
|
|
|
|
#define SPR_MPC_DPDR (0x280)
|
|
|
|
#define SPR_MPC_IMMR (0x288)
|
|
|
|
#define SPR_BOOKE_TLB0CFG (0x2B0)
|
|
|
|
#define SPR_BOOKE_TLB1CFG (0x2B1)
|
|
|
|
#define SPR_BOOKE_TLB2CFG (0x2B2)
|
|
|
|
#define SPR_BOOKE_TLB3CFG (0x2B3)
|
|
|
|
#define SPR_BOOKE_EPR (0x2BE)
|
2024-02-19 13:39:24 +03:00
|
|
|
#define SPR_POWER_USIER2 (0x2E0)
|
|
|
|
#define SPR_POWER_USIER3 (0x2E1)
|
|
|
|
#define SPR_POWER_UMMCR3 (0x2E2)
|
|
|
|
#define SPR_POWER_SIER2 (0x2F0)
|
|
|
|
#define SPR_POWER_SIER3 (0x2F1)
|
|
|
|
#define SPR_POWER_MMCR3 (0x2F2)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF0 (0x300)
|
|
|
|
#define SPR_RCPU_MI_RBA0 (0x300)
|
|
|
|
#define SPR_MPC_MI_CTR (0x300)
|
2016-03-02 23:19:22 +03:00
|
|
|
#define SPR_POWER_USIER (0x300)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF1 (0x301)
|
|
|
|
#define SPR_RCPU_MI_RBA1 (0x301)
|
2014-06-04 16:50:58 +04:00
|
|
|
#define SPR_POWER_UMMCR2 (0x301)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF2 (0x302)
|
|
|
|
#define SPR_RCPU_MI_RBA2 (0x302)
|
|
|
|
#define SPR_MPC_MI_AP (0x302)
|
2014-06-04 16:50:41 +04:00
|
|
|
#define SPR_POWER_UMMCRA (0x302)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF3 (0x303)
|
|
|
|
#define SPR_RCPU_MI_RBA3 (0x303)
|
|
|
|
#define SPR_MPC_MI_EPN (0x303)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_UPMC1 (0x303)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF4 (0x304)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_UPMC2 (0x304)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF5 (0x305)
|
|
|
|
#define SPR_MPC_MI_TWC (0x305)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_UPMC3 (0x305)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF6 (0x306)
|
|
|
|
#define SPR_MPC_MI_RPN (0x306)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_UPMC4 (0x306)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF7 (0x307)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_UPMC5 (0x307)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF8 (0x308)
|
|
|
|
#define SPR_RCPU_L2U_RBA0 (0x308)
|
|
|
|
#define SPR_MPC_MD_CTR (0x308)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_UPMC6 (0x308)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERF9 (0x309)
|
|
|
|
#define SPR_RCPU_L2U_RBA1 (0x309)
|
|
|
|
#define SPR_MPC_MD_CASID (0x309)
|
2014-06-04 16:50:43 +04:00
|
|
|
#define SPR_970_UPMC7 (0X309)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERFA (0x30A)
|
|
|
|
#define SPR_RCPU_L2U_RBA2 (0x30A)
|
|
|
|
#define SPR_MPC_MD_AP (0x30A)
|
2014-06-04 16:50:43 +04:00
|
|
|
#define SPR_970_UPMC8 (0X30A)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERFB (0x30B)
|
|
|
|
#define SPR_RCPU_L2U_RBA3 (0x30B)
|
|
|
|
#define SPR_MPC_MD_EPN (0x30B)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_UMMCR0 (0X30B)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERFC (0x30C)
|
|
|
|
#define SPR_MPC_MD_TWB (0x30C)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_USIAR (0X30C)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERFD (0x30D)
|
|
|
|
#define SPR_MPC_MD_TWC (0x30D)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_USDAR (0X30D)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERFE (0x30E)
|
|
|
|
#define SPR_MPC_MD_RPN (0x30E)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_UMMCR1 (0X30E)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PERFF (0x30F)
|
|
|
|
#define SPR_MPC_MD_TW (0x30F)
|
|
|
|
#define SPR_UPERF0 (0x310)
|
2016-03-02 23:19:22 +03:00
|
|
|
#define SPR_POWER_SIER (0x310)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF1 (0x311)
|
2014-06-04 16:50:58 +04:00
|
|
|
#define SPR_POWER_MMCR2 (0x311)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF2 (0x312)
|
2014-06-04 16:50:41 +04:00
|
|
|
#define SPR_POWER_MMCRA (0X312)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF3 (0x313)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_PMC1 (0X313)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF4 (0x314)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_PMC2 (0X314)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF5 (0x315)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_PMC3 (0X315)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF6 (0x316)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_PMC4 (0X316)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF7 (0x317)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_PMC5 (0X317)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF8 (0x318)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_PMC6 (0X318)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERF9 (0x319)
|
2014-06-04 16:50:43 +04:00
|
|
|
#define SPR_970_PMC7 (0X319)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERFA (0x31A)
|
2014-06-04 16:50:43 +04:00
|
|
|
#define SPR_970_PMC8 (0X31A)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERFB (0x31B)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_MMCR0 (0X31B)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERFC (0x31C)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_SIAR (0X31C)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERFD (0x31D)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_SDAR (0X31D)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERFE (0x31E)
|
2014-06-04 16:50:40 +04:00
|
|
|
#define SPR_POWER_MMCR1 (0X31E)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UPERFF (0x31F)
|
|
|
|
#define SPR_RCPU_MI_RA0 (0x320)
|
|
|
|
#define SPR_MPC_MI_DBCAM (0x320)
|
2014-06-04 16:51:01 +04:00
|
|
|
#define SPR_BESCRS (0x320)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_RCPU_MI_RA1 (0x321)
|
|
|
|
#define SPR_MPC_MI_DBRAM0 (0x321)
|
2014-06-04 16:51:01 +04:00
|
|
|
#define SPR_BESCRSU (0x321)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_RCPU_MI_RA2 (0x322)
|
|
|
|
#define SPR_MPC_MI_DBRAM1 (0x322)
|
2014-06-04 16:51:01 +04:00
|
|
|
#define SPR_BESCRR (0x322)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_RCPU_MI_RA3 (0x323)
|
2014-06-04 16:51:01 +04:00
|
|
|
#define SPR_BESCRRU (0x323)
|
|
|
|
#define SPR_EBBHR (0x324)
|
|
|
|
#define SPR_EBBRR (0x325)
|
|
|
|
#define SPR_BESCR (0x326)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_RCPU_L2U_RA0 (0x328)
|
|
|
|
#define SPR_MPC_MD_DBCAM (0x328)
|
|
|
|
#define SPR_RCPU_L2U_RA1 (0x329)
|
|
|
|
#define SPR_MPC_MD_DBRAM0 (0x329)
|
|
|
|
#define SPR_RCPU_L2U_RA2 (0x32A)
|
|
|
|
#define SPR_MPC_MD_DBRAM1 (0x32A)
|
|
|
|
#define SPR_RCPU_L2U_RA3 (0x32B)
|
2022-12-20 07:23:29 +03:00
|
|
|
#define SPR_UDEXCR (0x32C)
|
2014-02-10 21:26:54 +04:00
|
|
|
#define SPR_TAR (0x32F)
|
2019-11-28 16:46:56 +03:00
|
|
|
#define SPR_ASDR (0x330)
|
2022-12-20 07:23:29 +03:00
|
|
|
#define SPR_DEXCR (0x33C)
|
2016-03-21 15:52:35 +03:00
|
|
|
#define SPR_IC (0x350)
|
2015-03-02 09:55:38 +03:00
|
|
|
#define SPR_VTB (0x351)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_MMCRC (0x353)
|
2017-08-08 08:09:35 +03:00
|
|
|
#define SPR_PSSCR (0x357)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_INV0 (0x370)
|
|
|
|
#define SPR_440_INV1 (0x371)
|
2023-07-19 08:29:20 +03:00
|
|
|
#define SPR_TRIG1 (0x371)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_INV2 (0x372)
|
2023-07-19 08:29:20 +03:00
|
|
|
#define SPR_TRIG2 (0x372)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_INV3 (0x373)
|
|
|
|
#define SPR_440_ITV0 (0x374)
|
|
|
|
#define SPR_440_ITV1 (0x375)
|
|
|
|
#define SPR_440_ITV2 (0x376)
|
|
|
|
#define SPR_440_ITV3 (0x377)
|
|
|
|
#define SPR_440_CCR1 (0x378)
|
2016-03-02 23:19:22 +03:00
|
|
|
#define SPR_TACR (0x378)
|
|
|
|
#define SPR_TCSCR (0x379)
|
|
|
|
#define SPR_CSIGR (0x37a)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_DCRIPR (0x37B)
|
2016-03-02 23:19:22 +03:00
|
|
|
#define SPR_POWER_SPMC1 (0x37C)
|
|
|
|
#define SPR_POWER_SPMC2 (0x37D)
|
2014-06-04 16:50:58 +04:00
|
|
|
#define SPR_POWER_MMCRS (0x37E)
|
2016-03-21 15:52:40 +03:00
|
|
|
#define SPR_WORT (0x37F)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_PPR (0x380)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_GQR0 (0x390)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DNV0 (0x390)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_GQR1 (0x391)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DNV1 (0x391)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_GQR2 (0x392)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DNV2 (0x392)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_GQR3 (0x393)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DNV3 (0x393)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_GQR4 (0x394)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DTV0 (0x394)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_GQR5 (0x395)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DTV1 (0x395)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_GQR6 (0x396)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DTV2 (0x396)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_GQR7 (0x397)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DTV3 (0x397)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_THRM4 (0x398)
|
|
|
|
#define SPR_750CL_HID2 (0x398)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_DVLIM (0x398)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_WPAR (0x399)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_IVLIM (0x399)
|
2016-03-21 15:52:31 +03:00
|
|
|
#define SPR_TSCR (0x399)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_DMAU (0x39A)
|
|
|
|
#define SPR_750_DMAL (0x39B)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_RSTCFG (0x39B)
|
|
|
|
#define SPR_BOOKE_DCDBTRL (0x39C)
|
|
|
|
#define SPR_BOOKE_DCDBTRH (0x39D)
|
|
|
|
#define SPR_BOOKE_ICDBTRL (0x39E)
|
|
|
|
#define SPR_BOOKE_ICDBTRH (0x39F)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_74XX_UMMCR2 (0x3A0)
|
|
|
|
#define SPR_7XX_UPMC5 (0x3A1)
|
|
|
|
#define SPR_7XX_UPMC6 (0x3A2)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_UBAMR (0x3A7)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_7XX_UMMCR0 (0x3A8)
|
|
|
|
#define SPR_7XX_UPMC1 (0x3A9)
|
|
|
|
#define SPR_7XX_UPMC2 (0x3AA)
|
|
|
|
#define SPR_7XX_USIAR (0x3AB)
|
|
|
|
#define SPR_7XX_UMMCR1 (0x3AC)
|
|
|
|
#define SPR_7XX_UPMC3 (0x3AD)
|
|
|
|
#define SPR_7XX_UPMC4 (0x3AE)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_USDA (0x3AF)
|
|
|
|
#define SPR_40x_ZPR (0x3B0)
|
|
|
|
#define SPR_BOOKE_MAS7 (0x3B0)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_74XX_MMCR2 (0x3B0)
|
|
|
|
#define SPR_7XX_PMC5 (0x3B1)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_40x_PID (0x3B1)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_7XX_PMC6 (0x3B2)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_440_MMUCR (0x3B2)
|
|
|
|
#define SPR_4xx_CCR0 (0x3B3)
|
|
|
|
#define SPR_BOOKE_EPLC (0x3B3)
|
|
|
|
#define SPR_405_IAC3 (0x3B4)
|
|
|
|
#define SPR_BOOKE_EPSC (0x3B4)
|
|
|
|
#define SPR_405_IAC4 (0x3B5)
|
|
|
|
#define SPR_405_DVC1 (0x3B6)
|
|
|
|
#define SPR_405_DVC2 (0x3B7)
|
|
|
|
#define SPR_BAMR (0x3B7)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_7XX_MMCR0 (0x3B8)
|
|
|
|
#define SPR_7XX_PMC1 (0x3B9)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_40x_SGR (0x3B9)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_7XX_PMC2 (0x3BA)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_40x_DCWR (0x3BA)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_7XX_SIAR (0x3BB)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_405_SLER (0x3BB)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_7XX_MMCR1 (0x3BC)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_405_SU0R (0x3BC)
|
|
|
|
#define SPR_401_SKR (0x3BC)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_7XX_PMC3 (0x3BD)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_405_DBCR1 (0x3BD)
|
2014-06-04 16:50:36 +04:00
|
|
|
#define SPR_7XX_PMC4 (0x3BE)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_SDA (0x3BF)
|
|
|
|
#define SPR_403_VTBL (0x3CC)
|
|
|
|
#define SPR_403_VTBU (0x3CD)
|
|
|
|
#define SPR_DMISS (0x3D0)
|
|
|
|
#define SPR_DCMP (0x3D1)
|
|
|
|
#define SPR_HASH1 (0x3D2)
|
|
|
|
#define SPR_HASH2 (0x3D3)
|
|
|
|
#define SPR_BOOKE_ICDBDR (0x3D3)
|
|
|
|
#define SPR_TLBMISS (0x3D4)
|
|
|
|
#define SPR_IMISS (0x3D4)
|
|
|
|
#define SPR_40x_ESR (0x3D4)
|
|
|
|
#define SPR_PTEHI (0x3D5)
|
|
|
|
#define SPR_ICMP (0x3D5)
|
|
|
|
#define SPR_40x_DEAR (0x3D5)
|
|
|
|
#define SPR_PTELO (0x3D6)
|
|
|
|
#define SPR_RPA (0x3D6)
|
|
|
|
#define SPR_40x_EVPR (0x3D6)
|
|
|
|
#define SPR_L3PM (0x3D7)
|
|
|
|
#define SPR_403_CDBCR (0x3D7)
|
2007-12-10 10:40:16 +03:00
|
|
|
#define SPR_L3ITCR0 (0x3D8)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_TCR (0x3D8)
|
|
|
|
#define SPR_40x_TSR (0x3D8)
|
|
|
|
#define SPR_IBR (0x3DA)
|
|
|
|
#define SPR_40x_TCR (0x3DA)
|
|
|
|
#define SPR_ESASRR (0x3DB)
|
|
|
|
#define SPR_40x_PIT (0x3DB)
|
|
|
|
#define SPR_403_TBL (0x3DC)
|
|
|
|
#define SPR_403_TBU (0x3DD)
|
|
|
|
#define SPR_SEBR (0x3DE)
|
|
|
|
#define SPR_40x_SRR2 (0x3DE)
|
|
|
|
#define SPR_SER (0x3DF)
|
|
|
|
#define SPR_40x_SRR3 (0x3DF)
|
2007-12-10 10:40:16 +03:00
|
|
|
#define SPR_L3OHCR (0x3E8)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_L3ITCR1 (0x3E9)
|
|
|
|
#define SPR_L3ITCR2 (0x3EA)
|
|
|
|
#define SPR_L3ITCR3 (0x3EB)
|
|
|
|
#define SPR_HID0 (0x3F0)
|
|
|
|
#define SPR_40x_DBSR (0x3F0)
|
|
|
|
#define SPR_HID1 (0x3F1)
|
|
|
|
#define SPR_IABR (0x3F2)
|
|
|
|
#define SPR_40x_DBCR0 (0x3F2)
|
|
|
|
#define SPR_Exxx_L1CSR0 (0x3F2)
|
|
|
|
#define SPR_ICTRL (0x3F3)
|
|
|
|
#define SPR_HID2 (0x3F3)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750CL_HID4 (0x3F3)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_Exxx_L1CSR1 (0x3F3)
|
|
|
|
#define SPR_440_DBDR (0x3F3)
|
|
|
|
#define SPR_LDSTDB (0x3F4)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_TDCL (0x3F4)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_40x_IAC1 (0x3F4)
|
|
|
|
#define SPR_MMUCSR0 (0x3F4)
|
2014-06-04 16:50:44 +04:00
|
|
|
#define SPR_970_HID4 (0x3F4)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_DABR (0x3F5)
|
2005-07-03 00:59:34 +04:00
|
|
|
#define DABR_MASK (~(target_ulong)0x7)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_Exxx_BUCSR (0x3F5)
|
|
|
|
#define SPR_40x_IAC2 (0x3F5)
|
|
|
|
#define SPR_40x_DAC1 (0x3F6)
|
|
|
|
#define SPR_MSSCR0 (0x3F6)
|
|
|
|
#define SPR_970_HID5 (0x3F6)
|
|
|
|
#define SPR_MSSSR0 (0x3F7)
|
2007-12-10 10:40:16 +03:00
|
|
|
#define SPR_MSSCR1 (0x3F7)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_DABRX (0x3F7)
|
|
|
|
#define SPR_40x_DAC2 (0x3F7)
|
|
|
|
#define SPR_MMUCFG (0x3F7)
|
|
|
|
#define SPR_LDSTCR (0x3F8)
|
|
|
|
#define SPR_L2PMCR (0x3F8)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750FX_HID2 (0x3F8)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_Exxx_L1FINV0 (0x3F8)
|
|
|
|
#define SPR_L2CR (0x3F9)
|
2021-02-10 05:45:52 +03:00
|
|
|
#define SPR_Exxx_L2CSR0 (0x3F9)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_L3CR (0x3FA)
|
2007-11-21 16:08:23 +03:00
|
|
|
#define SPR_750_TDCH (0x3FA)
|
2007-11-18 02:02:20 +03:00
|
|
|
#define SPR_IABR2 (0x3FA)
|
|
|
|
#define SPR_40x_DCCR (0x3FA)
|
|
|
|
#define SPR_ICTC (0x3FB)
|
|
|
|
#define SPR_40x_ICCR (0x3FB)
|
|
|
|
#define SPR_THRM1 (0x3FC)
|
|
|
|
#define SPR_403_PBL1 (0x3FC)
|
|
|
|
#define SPR_SP (0x3FD)
|
|
|
|
#define SPR_THRM2 (0x3FD)
|
|
|
|
#define SPR_403_PBU1 (0x3FD)
|
|
|
|
#define SPR_604_HID13 (0x3FD)
|
|
|
|
#define SPR_LT (0x3FE)
|
|
|
|
#define SPR_THRM3 (0x3FE)
|
|
|
|
#define SPR_RCPU_FPECR (0x3FE)
|
|
|
|
#define SPR_403_PBL2 (0x3FE)
|
|
|
|
#define SPR_PIR (0x3FF)
|
|
|
|
#define SPR_403_PBU2 (0x3FF)
|
|
|
|
#define SPR_604_HID15 (0x3FF)
|
|
|
|
#define SPR_E500_SVR (0x3FF)
|
2003-11-23 17:55:54 +03:00
|
|
|
|
2012-06-20 23:19:09 +04:00
|
|
|
/* Disable MAS Interrupt Updates for Hypervisor */
|
|
|
|
#define EPCR_DMIUH (1 << 22)
|
|
|
|
/* Disable Guest TLB Management Instructions */
|
|
|
|
#define EPCR_DGTMI (1 << 23)
|
|
|
|
/* Guest Interrupt Computation Mode */
|
|
|
|
#define EPCR_GICM (1 << 24)
|
|
|
|
/* Interrupt Computation Mode */
|
|
|
|
#define EPCR_ICM (1 << 25)
|
|
|
|
/* Disable Embedded Hypervisor Debug */
|
|
|
|
#define EPCR_DUVD (1 << 26)
|
|
|
|
/* Instruction Storage Interrupt Directed to Guest State */
|
|
|
|
#define EPCR_ISIGS (1 << 27)
|
|
|
|
/* Data Storage Interrupt Directed to Guest State */
|
|
|
|
#define EPCR_DSIGS (1 << 28)
|
|
|
|
/* Instruction TLB Error Interrupt Directed to Guest State */
|
|
|
|
#define EPCR_ITLBGS (1 << 29)
|
|
|
|
/* Data TLB Error Interrupt Directed to Guest State */
|
|
|
|
#define EPCR_DTLBGS (1 << 30)
|
|
|
|
/* External Input Interrupt Directed to Guest State */
|
|
|
|
#define EPCR_EXTGS (1 << 31)
|
|
|
|
|
2019-03-21 08:29:36 +03:00
|
|
|
#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
|
|
|
|
#define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */
|
|
|
|
#define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */
|
|
|
|
#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
|
|
|
|
#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
|
2014-01-19 20:49:11 +04:00
|
|
|
|
2019-03-21 08:29:36 +03:00
|
|
|
#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
|
|
|
|
#define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */
|
|
|
|
#define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */
|
|
|
|
#define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
|
|
|
|
#define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
|
2014-01-19 20:49:11 +04:00
|
|
|
|
2021-02-10 05:45:52 +03:00
|
|
|
/* E500 L2CSR0 */
|
|
|
|
#define E500_L2CSR0_L2FI (1 << 21) /* L2 cache flash invalidate */
|
|
|
|
#define E500_L2CSR0_L2FL (1 << 11) /* L2 cache flush */
|
|
|
|
#define E500_L2CSR0_L2LFC (1 << 10) /* L2 cache lock flash clear */
|
|
|
|
|
2014-06-04 16:50:37 +04:00
|
|
|
/* HID0 bits */
|
2016-03-21 15:52:31 +03:00
|
|
|
#define HID0_DEEPNAP (1 << 24) /* pre-2.06 */
|
|
|
|
#define HID0_DOZE (1 << 23) /* pre-2.06 */
|
|
|
|
#define HID0_NAP (1 << 22) /* pre-2.06 */
|
2017-12-06 12:41:50 +03:00
|
|
|
#define HID0_HILE PPC_BIT(19) /* POWER8 */
|
2018-01-15 21:04:06 +03:00
|
|
|
#define HID0_POWER9_HILE PPC_BIT(4)
|
2014-06-04 16:50:37 +04:00
|
|
|
|
2009-05-12 23:26:57 +04:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* PowerPC Instructions types definitions */
|
|
|
|
enum {
|
|
|
|
PPC_NONE = 0x0000000000000000ULL,
|
|
|
|
/* PowerPC base instructions set */
|
|
|
|
PPC_INSNS_BASE = 0x0000000000000001ULL,
|
|
|
|
/* integer operations instructions */
|
|
|
|
#define PPC_INTEGER PPC_INSNS_BASE
|
|
|
|
/* flow control instructions */
|
|
|
|
#define PPC_FLOW PPC_INSNS_BASE
|
|
|
|
/* virtual memory instructions */
|
|
|
|
#define PPC_MEM PPC_INSNS_BASE
|
|
|
|
/* ld/st with reservation instructions */
|
|
|
|
#define PPC_RES PPC_INSNS_BASE
|
|
|
|
/* spr/msr access instructions */
|
|
|
|
#define PPC_MISC PPC_INSNS_BASE
|
|
|
|
/* 64 bits PowerPC instruction set */
|
|
|
|
PPC_64B = 0x0000000000000020ULL,
|
|
|
|
/* New 64 bits extensions (PowerPC 2.0x) */
|
|
|
|
PPC_64BX = 0x0000000000000040ULL,
|
|
|
|
/* 64 bits hypervisor extensions */
|
|
|
|
PPC_64H = 0x0000000000000080ULL,
|
|
|
|
/* New wait instruction (PowerPC 2.0x) */
|
|
|
|
PPC_WAIT = 0x0000000000000100ULL,
|
|
|
|
/* Time base mftb instruction */
|
|
|
|
PPC_MFTB = 0x0000000000000200ULL,
|
|
|
|
|
|
|
|
/* Fixed-point unit extensions */
|
|
|
|
/* isel instruction */
|
|
|
|
PPC_ISEL = 0x0000000000000800ULL,
|
|
|
|
/* popcntb instruction */
|
|
|
|
PPC_POPCNTB = 0x0000000000001000ULL,
|
|
|
|
/* string load / store */
|
|
|
|
PPC_STRING = 0x0000000000002000ULL,
|
2016-06-22 00:48:52 +03:00
|
|
|
/* real mode cache inhibited load / store */
|
|
|
|
PPC_CILDST = 0x0000000000004000ULL,
|
2009-05-12 23:26:57 +04:00
|
|
|
|
|
|
|
/* Floating-point unit extensions */
|
|
|
|
/* Optional floating point instructions */
|
|
|
|
PPC_FLOAT = 0x0000000000010000ULL,
|
|
|
|
/* New floating-point extensions (PowerPC 2.0x) */
|
|
|
|
PPC_FLOAT_EXT = 0x0000000000020000ULL,
|
|
|
|
PPC_FLOAT_FSQRT = 0x0000000000040000ULL,
|
|
|
|
PPC_FLOAT_FRES = 0x0000000000080000ULL,
|
|
|
|
PPC_FLOAT_FRSQRTE = 0x0000000000100000ULL,
|
|
|
|
PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
|
|
|
|
PPC_FLOAT_FSEL = 0x0000000000400000ULL,
|
|
|
|
PPC_FLOAT_STFIWX = 0x0000000000800000ULL,
|
|
|
|
|
|
|
|
/* Vector/SIMD extensions */
|
|
|
|
/* Altivec support */
|
|
|
|
PPC_ALTIVEC = 0x0000000001000000ULL,
|
|
|
|
/* PowerPC 2.03 SPE extension */
|
|
|
|
PPC_SPE = 0x0000000002000000ULL,
|
|
|
|
/* PowerPC 2.03 SPE single-precision floating-point extension */
|
|
|
|
PPC_SPE_SINGLE = 0x0000000004000000ULL,
|
|
|
|
/* PowerPC 2.03 SPE double-precision floating-point extension */
|
|
|
|
PPC_SPE_DOUBLE = 0x0000000008000000ULL,
|
|
|
|
|
|
|
|
/* Optional memory control instructions */
|
|
|
|
PPC_MEM_TLBIA = 0x0000000010000000ULL,
|
|
|
|
PPC_MEM_TLBIE = 0x0000000020000000ULL,
|
|
|
|
PPC_MEM_TLBSYNC = 0x0000000040000000ULL,
|
|
|
|
/* sync instruction */
|
|
|
|
PPC_MEM_SYNC = 0x0000000080000000ULL,
|
|
|
|
/* eieio instruction */
|
|
|
|
PPC_MEM_EIEIO = 0x0000000100000000ULL,
|
|
|
|
|
|
|
|
/* Cache control instructions */
|
|
|
|
PPC_CACHE = 0x0000000200000000ULL,
|
|
|
|
/* icbi instruction */
|
|
|
|
PPC_CACHE_ICBI = 0x0000000400000000ULL,
|
2013-01-29 16:36:02 +04:00
|
|
|
/* dcbz instruction */
|
2009-05-12 23:26:57 +04:00
|
|
|
PPC_CACHE_DCBZ = 0x0000000800000000ULL,
|
|
|
|
/* dcba instruction */
|
|
|
|
PPC_CACHE_DCBA = 0x0000002000000000ULL,
|
|
|
|
/* Freescale cache locking instructions */
|
|
|
|
PPC_CACHE_LOCK = 0x0000004000000000ULL,
|
|
|
|
|
|
|
|
/* MMU related extensions */
|
|
|
|
/* external control instructions */
|
|
|
|
PPC_EXTERN = 0x0000010000000000ULL,
|
|
|
|
/* segment register access instructions */
|
|
|
|
PPC_SEGMENT = 0x0000020000000000ULL,
|
|
|
|
/* PowerPC 6xx TLB management instructions */
|
|
|
|
PPC_6xx_TLB = 0x0000040000000000ULL,
|
|
|
|
/* PowerPC 40x TLB management instructions */
|
|
|
|
PPC_40x_TLB = 0x0000100000000000ULL,
|
|
|
|
/* segment register access instructions for PowerPC 64 "bridge" */
|
|
|
|
PPC_SEGMENT_64B = 0x0000200000000000ULL,
|
|
|
|
/* SLB management */
|
|
|
|
PPC_SLBI = 0x0000400000000000ULL,
|
|
|
|
|
|
|
|
/* Embedded PowerPC dedicated instructions */
|
|
|
|
PPC_WRTEE = 0x0001000000000000ULL,
|
|
|
|
/* PowerPC 40x exception model */
|
|
|
|
PPC_40x_EXCP = 0x0002000000000000ULL,
|
|
|
|
/* PowerPC 405 Mac instructions */
|
|
|
|
PPC_405_MAC = 0x0004000000000000ULL,
|
|
|
|
/* PowerPC 440 specific instructions */
|
|
|
|
PPC_440_SPEC = 0x0008000000000000ULL,
|
|
|
|
/* BookE (embedded) PowerPC specification */
|
|
|
|
PPC_BOOKE = 0x0010000000000000ULL,
|
|
|
|
/* mfapidi instruction */
|
|
|
|
PPC_MFAPIDI = 0x0020000000000000ULL,
|
|
|
|
/* tlbiva instruction */
|
|
|
|
PPC_TLBIVA = 0x0040000000000000ULL,
|
|
|
|
/* tlbivax instruction */
|
|
|
|
PPC_TLBIVAX = 0x0080000000000000ULL,
|
|
|
|
/* PowerPC 4xx dedicated instructions */
|
|
|
|
PPC_4xx_COMMON = 0x0100000000000000ULL,
|
|
|
|
/* PowerPC 40x ibct instructions */
|
|
|
|
PPC_40x_ICBT = 0x0200000000000000ULL,
|
|
|
|
/* rfmci is not implemented in all BookE PowerPC */
|
|
|
|
PPC_RFMCI = 0x0400000000000000ULL,
|
|
|
|
/* rfdi instruction */
|
|
|
|
PPC_RFDI = 0x0800000000000000ULL,
|
|
|
|
/* DCR accesses */
|
|
|
|
PPC_DCR = 0x1000000000000000ULL,
|
|
|
|
/* DCR extended accesse */
|
|
|
|
PPC_DCRX = 0x2000000000000000ULL,
|
2011-04-01 08:15:13 +04:00
|
|
|
/* popcntw and popcntd instructions */
|
|
|
|
PPC_POPCNTWD = 0x8000000000000000ULL,
|
2011-05-01 01:34:58 +04:00
|
|
|
|
2022-02-09 11:08:55 +03:00
|
|
|
#define PPC_TCG_INSNS (PPC_INSNS_BASE | PPC_64B \
|
2011-10-30 19:51:24 +04:00
|
|
|
| PPC_64BX | PPC_64H | PPC_WAIT | PPC_MFTB \
|
2022-01-24 20:41:30 +03:00
|
|
|
| PPC_ISEL | PPC_POPCNTB \
|
2011-10-30 19:51:24 +04:00
|
|
|
| PPC_STRING | PPC_FLOAT | PPC_FLOAT_EXT \
|
|
|
|
| PPC_FLOAT_FSQRT | PPC_FLOAT_FRES \
|
|
|
|
| PPC_FLOAT_FRSQRTE | PPC_FLOAT_FRSQRTES \
|
|
|
|
| PPC_FLOAT_FSEL | PPC_FLOAT_STFIWX \
|
|
|
|
| PPC_ALTIVEC | PPC_SPE | PPC_SPE_SINGLE \
|
|
|
|
| PPC_SPE_DOUBLE | PPC_MEM_TLBIA \
|
|
|
|
| PPC_MEM_TLBIE | PPC_MEM_TLBSYNC \
|
|
|
|
| PPC_MEM_SYNC | PPC_MEM_EIEIO \
|
|
|
|
| PPC_CACHE | PPC_CACHE_ICBI \
|
2013-01-29 16:36:02 +04:00
|
|
|
| PPC_CACHE_DCBZ \
|
2011-10-30 19:51:24 +04:00
|
|
|
| PPC_CACHE_DCBA | PPC_CACHE_LOCK \
|
|
|
|
| PPC_EXTERN | PPC_SEGMENT | PPC_6xx_TLB \
|
target/ppc: Remove the software TLB model of 7450 CPUs
(Applies to 7441, 7445, 7450, 7451, 7455, 7457, 7447, 7447a and 7448)
The QEMU-side software TLB implementation for the 7450 family of CPUs
is being removed due to lack of known users in the real world. The
last users in the code were removed by the two previous commits.
A brief history:
The feature was added in QEMU by commit 7dbe11acd8 ("Handle all MMU
models in switches...") with the mention that Linux was not able to
handle the TLB miss interrupts and the MMU model would be kept
disabled.
At some point later, commit 8ca3f6c382 ("Allow selection of all
defined PowerPC 74xx (aka G4) CPUs.") enabled the model for the 7450
family without further justification.
We have since the year 2011 [1] been unable to run OpenBIOS in the
7450s and have not heard of any other software that is used with those
CPUs in QEMU. Attempts were made to find a guest OS that implemented
the TLB miss handlers and none were found among Linux 5.15, FreeBSD 13,
MacOS9, MacOSX and MorphOS 3.15.
All CPUs that registered this feature were moved to an MMU model that
replaces the software TLB with a QEMU hardware TLB
implementation. They can now run the same software as the 7400 CPUs,
including the OSes mentioned above.
References:
- https://bugs.launchpad.net/qemu/+bug/812398
https://gitlab.com/qemu-project/qemu/-/issues/86
- https://lists.nongnu.org/archive/html/qemu-ppc/2021-11/msg00289.html
message id: 20211119134431.406753-1-farosas@linux.ibm.com
Signed-off-by: Fabiano Rosas <farosas@linux.ibm.com>
Reviewed-by: Cédric Le Goater <clg@kaod.org>
Message-Id: <20211130230123.781844-4-farosas@linux.ibm.com>
Signed-off-by: Cédric Le Goater <clg@kaod.org>
2021-12-17 19:57:16 +03:00
|
|
|
| PPC_40x_TLB | PPC_SEGMENT_64B \
|
2011-10-30 19:51:24 +04:00
|
|
|
| PPC_SLBI | PPC_WRTEE | PPC_40x_EXCP \
|
|
|
|
| PPC_405_MAC | PPC_440_SPEC | PPC_BOOKE \
|
|
|
|
| PPC_MFAPIDI | PPC_TLBIVA | PPC_TLBIVAX \
|
|
|
|
| PPC_4xx_COMMON | PPC_40x_ICBT | PPC_RFMCI \
|
2022-06-27 17:11:01 +03:00
|
|
|
| PPC_RFDI | PPC_DCR | PPC_DCRX | PPC_POPCNTWD \
|
|
|
|
| PPC_CILDST)
|
2011-10-30 19:51:24 +04:00
|
|
|
|
2011-05-01 01:34:58 +04:00
|
|
|
/* extended type values */
|
|
|
|
|
|
|
|
/* BookE 2.06 PowerPC specification */
|
|
|
|
PPC2_BOOKE206 = 0x0000000000000001ULL,
|
2011-10-17 22:15:41 +04:00
|
|
|
/* VSX (extensions to Altivec / VMX) */
|
|
|
|
PPC2_VSX = 0x0000000000000002ULL,
|
|
|
|
/* Decimal Floating Point (DFP) */
|
|
|
|
PPC2_DFP = 0x0000000000000004ULL,
|
2012-01-31 06:13:30 +04:00
|
|
|
/* Embedded.Processor Control */
|
|
|
|
PPC2_PRCNTL = 0x0000000000000008ULL,
|
2012-02-27 21:18:08 +04:00
|
|
|
/* Byte-reversed, indexed, double-word load and store */
|
|
|
|
PPC2_DBRX = 0x0000000000000010ULL,
|
2013-04-20 12:56:15 +04:00
|
|
|
/* Book I 2.05 PowerPC specification */
|
|
|
|
PPC2_ISA205 = 0x0000000000000020ULL,
|
2014-01-15 18:10:28 +04:00
|
|
|
/* VSX additions in ISA 2.07 */
|
|
|
|
PPC2_VSX207 = 0x0000000000000040ULL,
|
2014-01-07 20:05:49 +04:00
|
|
|
/* ISA 2.06B bpermd */
|
|
|
|
PPC2_PERM_ISA206 = 0x0000000000000080ULL,
|
2014-01-07 20:05:50 +04:00
|
|
|
/* ISA 2.06B divide extended variants */
|
|
|
|
PPC2_DIVE_ISA206 = 0x0000000000000100ULL,
|
2014-01-07 20:05:55 +04:00
|
|
|
/* ISA 2.06B larx/stcx. instructions */
|
|
|
|
PPC2_ATOMIC_ISA206 = 0x0000000000000200ULL,
|
2014-01-07 20:05:58 +04:00
|
|
|
/* ISA 2.06B floating point integer conversion */
|
|
|
|
PPC2_FP_CVT_ISA206 = 0x0000000000000400ULL,
|
2014-01-07 20:06:06 +04:00
|
|
|
/* ISA 2.06B floating point test instructions */
|
|
|
|
PPC2_FP_TST_ISA206 = 0x0000000000000800ULL,
|
2014-02-10 21:26:53 +04:00
|
|
|
/* ISA 2.07 bctar instruction */
|
|
|
|
PPC2_BCTAR_ISA207 = 0x0000000000001000ULL,
|
2014-02-10 21:26:56 +04:00
|
|
|
/* ISA 2.07 load/store quadword */
|
|
|
|
PPC2_LSQ_ISA207 = 0x0000000000002000ULL,
|
2014-02-13 01:22:52 +04:00
|
|
|
/* ISA 2.07 Altivec */
|
|
|
|
PPC2_ALTIVEC_207 = 0x0000000000004000ULL,
|
2014-03-07 08:37:39 +04:00
|
|
|
/* PowerISA 2.07 Book3s specification */
|
|
|
|
PPC2_ISA207S = 0x0000000000008000ULL,
|
2014-09-12 23:31:32 +04:00
|
|
|
/* Double precision floating point conversion for signed integer 64 */
|
|
|
|
PPC2_FP_CVT_S64 = 0x0000000000010000ULL,
|
2014-12-18 19:34:29 +03:00
|
|
|
/* Transactional Memory (ISA 2.07, Book II) */
|
|
|
|
PPC2_TM = 0x0000000000020000ULL,
|
2016-06-22 00:48:55 +03:00
|
|
|
/* Server PM instructgions (ISA 2.06, Book III) */
|
|
|
|
PPC2_PM_ISA206 = 0x0000000000040000ULL,
|
2016-07-26 14:58:25 +03:00
|
|
|
/* POWER ISA 3.0 */
|
|
|
|
PPC2_ISA300 = 0x0000000000080000ULL,
|
2020-07-02 02:43:36 +03:00
|
|
|
/* POWER ISA 3.1 */
|
|
|
|
PPC2_ISA310 = 0x0000000000100000ULL,
|
2022-05-19 16:59:08 +03:00
|
|
|
/* lwsync instruction */
|
|
|
|
PPC2_MEM_LWSYNC = 0x0000000000200000ULL,
|
2022-06-29 19:29:01 +03:00
|
|
|
/* ISA 2.06 BCD assist instructions */
|
|
|
|
PPC2_BCDA_ISA206 = 0x0000000000400000ULL,
|
2011-10-30 19:51:24 +04:00
|
|
|
|
2013-10-22 15:05:46 +04:00
|
|
|
#define PPC_TCG_INSNS2 (PPC2_BOOKE206 | PPC2_VSX | PPC2_PRCNTL | PPC2_DBRX | \
|
2014-01-07 20:05:50 +04:00
|
|
|
PPC2_ISA205 | PPC2_VSX207 | PPC2_PERM_ISA206 | \
|
2014-01-07 20:05:58 +04:00
|
|
|
PPC2_DIVE_ISA206 | PPC2_ATOMIC_ISA206 | \
|
2014-02-10 21:26:53 +04:00
|
|
|
PPC2_FP_CVT_ISA206 | PPC2_FP_TST_ISA206 | \
|
2014-02-13 01:22:52 +04:00
|
|
|
PPC2_BCTAR_ISA207 | PPC2_LSQ_ISA207 | \
|
2014-09-12 23:31:32 +04:00
|
|
|
PPC2_ALTIVEC_207 | PPC2_ISA207S | PPC2_DFP | \
|
2016-07-26 14:58:25 +03:00
|
|
|
PPC2_FP_CVT_S64 | PPC2_TM | PPC2_PM_ISA206 | \
|
2022-06-29 19:29:01 +03:00
|
|
|
PPC2_ISA300 | PPC2_ISA310 | PPC2_MEM_LWSYNC | \
|
|
|
|
PPC2_BCDA_ISA206)
|
2009-05-12 23:26:57 +04:00
|
|
|
};
|
|
|
|
|
2007-03-07 11:32:30 +03:00
|
|
|
/*****************************************************************************/
|
2019-03-21 08:29:36 +03:00
|
|
|
/*
|
|
|
|
* Memory access type :
|
2004-01-05 01:58:38 +03:00
|
|
|
* may be needed for precise access rights control and precise exceptions.
|
|
|
|
*/
|
2003-11-23 17:55:54 +03:00
|
|
|
enum {
|
2004-01-05 01:58:38 +03:00
|
|
|
/* Type of instruction that generated the access */
|
|
|
|
ACCESS_CODE = 0x10, /* Code fetch access */
|
|
|
|
ACCESS_INT = 0x20, /* Integer load/store access */
|
|
|
|
ACCESS_FLOAT = 0x30, /* floating point load/store access */
|
|
|
|
ACCESS_RES = 0x40, /* load/store with reservation */
|
|
|
|
ACCESS_EXT = 0x50, /* external access */
|
|
|
|
ACCESS_CACHE = 0x60, /* Cache manipulation */
|
|
|
|
};
|
|
|
|
|
2019-03-21 08:29:36 +03:00
|
|
|
/*
|
|
|
|
* Hardware interrupt sources:
|
|
|
|
* all those exception can be raised simulteaneously
|
2007-03-30 13:38:04 +04:00
|
|
|
*/
|
2007-04-10 02:45:36 +04:00
|
|
|
/* Input pins definitions */
|
|
|
|
enum {
|
|
|
|
/* 6xx bus input pins */
|
2007-04-13 01:24:29 +04:00
|
|
|
PPC6xx_INPUT_HRESET = 0,
|
|
|
|
PPC6xx_INPUT_SRESET = 1,
|
|
|
|
PPC6xx_INPUT_CKSTP_IN = 2,
|
|
|
|
PPC6xx_INPUT_MCP = 3,
|
|
|
|
PPC6xx_INPUT_SMI = 4,
|
|
|
|
PPC6xx_INPUT_INT = 5,
|
2007-10-14 13:27:16 +04:00
|
|
|
PPC6xx_INPUT_TBEN = 6,
|
|
|
|
PPC6xx_INPUT_WAKEUP = 7,
|
|
|
|
PPC6xx_INPUT_NB,
|
2007-04-13 01:24:29 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
2007-04-10 02:45:36 +04:00
|
|
|
/* Embedded PowerPC input pins */
|
2007-04-13 01:24:29 +04:00
|
|
|
PPCBookE_INPUT_HRESET = 0,
|
|
|
|
PPCBookE_INPUT_SRESET = 1,
|
|
|
|
PPCBookE_INPUT_CKSTP_IN = 2,
|
|
|
|
PPCBookE_INPUT_MCP = 3,
|
|
|
|
PPCBookE_INPUT_SMI = 4,
|
|
|
|
PPCBookE_INPUT_INT = 5,
|
|
|
|
PPCBookE_INPUT_CINT = 6,
|
2007-10-14 13:27:16 +04:00
|
|
|
PPCBookE_INPUT_NB,
|
2007-04-13 01:24:29 +04:00
|
|
|
};
|
|
|
|
|
2009-03-02 19:42:32 +03:00
|
|
|
enum {
|
|
|
|
/* PowerPC E500 input pins */
|
|
|
|
PPCE500_INPUT_RESET_CORE = 0,
|
|
|
|
PPCE500_INPUT_MCK = 1,
|
|
|
|
PPCE500_INPUT_CINT = 3,
|
|
|
|
PPCE500_INPUT_INT = 4,
|
|
|
|
PPCE500_INPUT_DEBUG = 6,
|
|
|
|
PPCE500_INPUT_NB,
|
|
|
|
};
|
|
|
|
|
Great rework and cleanups to ease PowerPC implementations definitions.
* cleanup cpu.h, removing definitions used only in translate.c/translate_init.c
* add new flags to define instructions sets more precisely
* various changes in MMU models definitions
* add definitions for PowerPC 440/460 support (insns and SPRs).
* add definitions for PowerPC 401/403 and 620 input pins model
* Fix definitions for most PowerPC 401, 403, 405, 440, 601, 602, 603 and 7x0
* Preliminary support for PowerPC 74xx (aka G4) without altivec.
* Code provision for other PowerPC support (7x5, 970, ...).
* New SPR and PVR defined, from PowerPC 2.04 specification and other sources
* Misc code bugs, error messages and styles fixes.
* Update status files for PowerPC cores support.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@3244 c046a42c-6fe2-441c-8c8c-71466251a162
2007-09-27 03:54:22 +04:00
|
|
|
enum {
|
2007-10-01 05:27:10 +04:00
|
|
|
/* PowerPC 40x input pins */
|
|
|
|
PPC40x_INPUT_RESET_CORE = 0,
|
|
|
|
PPC40x_INPUT_RESET_CHIP = 1,
|
|
|
|
PPC40x_INPUT_RESET_SYS = 2,
|
|
|
|
PPC40x_INPUT_CINT = 3,
|
|
|
|
PPC40x_INPUT_INT = 4,
|
|
|
|
PPC40x_INPUT_HALT = 5,
|
|
|
|
PPC40x_INPUT_DEBUG = 6,
|
|
|
|
PPC40x_INPUT_NB,
|
2007-04-10 02:45:36 +04:00
|
|
|
};
|
|
|
|
|
2007-11-18 01:42:36 +03:00
|
|
|
enum {
|
|
|
|
/* RCPU input pins */
|
|
|
|
PPCRCPU_INPUT_PORESET = 0,
|
|
|
|
PPCRCPU_INPUT_HRESET = 1,
|
|
|
|
PPCRCPU_INPUT_SRESET = 2,
|
|
|
|
PPCRCPU_INPUT_IRQ0 = 3,
|
|
|
|
PPCRCPU_INPUT_IRQ1 = 4,
|
|
|
|
PPCRCPU_INPUT_IRQ2 = 5,
|
|
|
|
PPCRCPU_INPUT_IRQ3 = 6,
|
|
|
|
PPCRCPU_INPUT_IRQ4 = 7,
|
|
|
|
PPCRCPU_INPUT_IRQ5 = 8,
|
|
|
|
PPCRCPU_INPUT_IRQ6 = 9,
|
|
|
|
PPCRCPU_INPUT_IRQ7 = 10,
|
|
|
|
PPCRCPU_INPUT_NB,
|
|
|
|
};
|
|
|
|
|
2007-10-03 05:05:39 +04:00
|
|
|
#if defined(TARGET_PPC64)
|
2007-04-16 11:34:39 +04:00
|
|
|
enum {
|
|
|
|
/* PowerPC 970 input pins */
|
|
|
|
PPC970_INPUT_HRESET = 0,
|
|
|
|
PPC970_INPUT_SRESET = 1,
|
|
|
|
PPC970_INPUT_CKSTP = 2,
|
|
|
|
PPC970_INPUT_TBEN = 3,
|
|
|
|
PPC970_INPUT_MCP = 4,
|
|
|
|
PPC970_INPUT_INT = 5,
|
|
|
|
PPC970_INPUT_THINT = 6,
|
2007-11-17 05:04:00 +03:00
|
|
|
PPC970_INPUT_NB,
|
2011-04-01 08:15:19 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
/* POWER7 input pins */
|
|
|
|
POWER7_INPUT_INT = 0,
|
2019-03-21 08:29:36 +03:00
|
|
|
/*
|
|
|
|
* POWER7 probably has other inputs, but we don't care about them
|
2011-04-01 08:15:19 +04:00
|
|
|
* for any existing machine. We can wire these up when we need
|
2019-03-21 08:29:36 +03:00
|
|
|
* them
|
|
|
|
*/
|
2011-04-01 08:15:19 +04:00
|
|
|
POWER7_INPUT_NB,
|
2007-04-16 11:34:39 +04:00
|
|
|
};
|
2019-02-15 19:16:47 +03:00
|
|
|
|
|
|
|
enum {
|
|
|
|
/* POWER9 input pins */
|
|
|
|
POWER9_INPUT_INT = 0,
|
|
|
|
POWER9_INPUT_HINT = 1,
|
|
|
|
POWER9_INPUT_NB,
|
|
|
|
};
|
2007-10-03 05:05:39 +04:00
|
|
|
#endif
|
2007-04-16 11:34:39 +04:00
|
|
|
|
2007-04-10 02:45:36 +04:00
|
|
|
/* Hardware exceptions definitions */
|
2007-03-30 13:38:04 +04:00
|
|
|
enum {
|
2007-04-10 02:45:36 +04:00
|
|
|
/* External hardware exception sources */
|
2022-10-11 23:48:01 +03:00
|
|
|
PPC_INTERRUPT_RESET = 0x00001, /* Reset exception */
|
|
|
|
PPC_INTERRUPT_WAKEUP = 0x00002, /* Wakeup exception */
|
|
|
|
PPC_INTERRUPT_MCK = 0x00004, /* Machine check exception */
|
|
|
|
PPC_INTERRUPT_EXT = 0x00008, /* External interrupt */
|
|
|
|
PPC_INTERRUPT_SMI = 0x00010, /* System management interrupt */
|
|
|
|
PPC_INTERRUPT_CEXT = 0x00020, /* Critical external interrupt */
|
|
|
|
PPC_INTERRUPT_DEBUG = 0x00040, /* External debug exception */
|
|
|
|
PPC_INTERRUPT_THERM = 0x00080, /* Thermal exception */
|
2007-04-10 02:45:36 +04:00
|
|
|
/* Internal hardware exception sources */
|
2022-10-11 23:48:01 +03:00
|
|
|
PPC_INTERRUPT_DECR = 0x00100, /* Decrementer exception */
|
|
|
|
PPC_INTERRUPT_HDECR = 0x00200, /* Hypervisor decrementer exception */
|
|
|
|
PPC_INTERRUPT_PIT = 0x00400, /* Programmable interval timer int. */
|
|
|
|
PPC_INTERRUPT_FIT = 0x00800, /* Fixed interval timer interrupt */
|
|
|
|
PPC_INTERRUPT_WDT = 0x01000, /* Watchdog timer interrupt */
|
|
|
|
PPC_INTERRUPT_CDOORBELL = 0x02000, /* Critical doorbell interrupt */
|
|
|
|
PPC_INTERRUPT_DOORBELL = 0x04000, /* Doorbell interrupt */
|
|
|
|
PPC_INTERRUPT_PERFM = 0x08000, /* Performance monitor interrupt */
|
|
|
|
PPC_INTERRUPT_HMI = 0x10000, /* Hypervisor Maintenance interrupt */
|
|
|
|
PPC_INTERRUPT_HDOORBELL = 0x20000, /* Hypervisor Doorbell interrupt */
|
|
|
|
PPC_INTERRUPT_HVIRT = 0x40000, /* Hypervisor virtualization interrupt */
|
|
|
|
PPC_INTERRUPT_EBB = 0x80000, /* Event-based Branch exception */
|
2007-03-30 13:38:04 +04:00
|
|
|
};
|
|
|
|
|
2014-05-23 06:26:52 +04:00
|
|
|
/* Processor Compatibility mask (PCR) */
|
|
|
|
enum {
|
2017-12-22 12:55:51 +03:00
|
|
|
PCR_COMPAT_2_05 = PPC_BIT(62),
|
|
|
|
PCR_COMPAT_2_06 = PPC_BIT(61),
|
|
|
|
PCR_COMPAT_2_07 = PPC_BIT(60),
|
|
|
|
PCR_COMPAT_3_00 = PPC_BIT(59),
|
2019-12-05 21:44:50 +03:00
|
|
|
PCR_COMPAT_3_10 = PPC_BIT(58),
|
2017-12-22 12:55:51 +03:00
|
|
|
PCR_VEC_DIS = PPC_BIT(0), /* Vec. disable (bit NA since POWER8) */
|
|
|
|
PCR_VSX_DIS = PPC_BIT(1), /* VSX disable (bit NA since POWER8) */
|
|
|
|
PCR_TM_DIS = PPC_BIT(2), /* Trans. memory disable (POWER8) */
|
2014-05-23 06:26:52 +04:00
|
|
|
};
|
|
|
|
|
2016-03-21 15:52:31 +03:00
|
|
|
/* HMER/HMEER */
|
|
|
|
enum {
|
2017-12-22 12:55:51 +03:00
|
|
|
HMER_MALFUNCTION_ALERT = PPC_BIT(0),
|
|
|
|
HMER_PROC_RECV_DONE = PPC_BIT(2),
|
|
|
|
HMER_PROC_RECV_ERROR_MASKED = PPC_BIT(3),
|
|
|
|
HMER_TFAC_ERROR = PPC_BIT(4),
|
|
|
|
HMER_TFMR_PARITY_ERROR = PPC_BIT(5),
|
|
|
|
HMER_XSCOM_FAIL = PPC_BIT(8),
|
|
|
|
HMER_XSCOM_DONE = PPC_BIT(9),
|
|
|
|
HMER_PROC_RECV_AGAIN = PPC_BIT(11),
|
|
|
|
HMER_WARN_RISE = PPC_BIT(14),
|
|
|
|
HMER_WARN_FALL = PPC_BIT(15),
|
|
|
|
HMER_SCOM_FIR_HMI = PPC_BIT(16),
|
|
|
|
HMER_TRIG_FIR_HMI = PPC_BIT(17),
|
|
|
|
HMER_HYP_RESOURCE_ERR = PPC_BIT(20),
|
|
|
|
HMER_XSCOM_STATUS_MASK = PPC_BITMASK(21, 23),
|
2016-03-21 15:52:31 +03:00
|
|
|
};
|
|
|
|
|
2023-06-03 14:43:08 +03:00
|
|
|
/* TFMR */
|
|
|
|
enum {
|
|
|
|
TFMR_CONTROL_MASK = PPC_BITMASK(0, 24),
|
|
|
|
TFMR_MASK_HMI = PPC_BIT(10),
|
|
|
|
TFMR_TB_ECLIPZ = PPC_BIT(14),
|
|
|
|
TFMR_LOAD_TOD_MOD = PPC_BIT(16),
|
|
|
|
TFMR_MOVE_CHIP_TOD_TO_TB = PPC_BIT(18),
|
|
|
|
TFMR_CLEAR_TB_ERRORS = PPC_BIT(24),
|
|
|
|
TFMR_STATUS_MASK = PPC_BITMASK(25, 63),
|
|
|
|
TFMR_TBST_ENCODED = PPC_BITMASK(28, 31), /* TBST = TB State */
|
|
|
|
TFMR_TBST_LAST = PPC_BITMASK(32, 35), /* Previous TBST */
|
|
|
|
TFMR_TB_ENABLED = PPC_BIT(40),
|
|
|
|
TFMR_TB_VALID = PPC_BIT(41),
|
|
|
|
TFMR_TB_SYNC_OCCURED = PPC_BIT(42),
|
|
|
|
TFMR_FIRMWARE_CONTROL_ERROR = PPC_BIT(46),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* TFMR TBST (Time Base State Machine). */
|
|
|
|
enum {
|
|
|
|
TBST_RESET = 0x0,
|
|
|
|
TBST_SEND_TOD_MOD = 0x1,
|
|
|
|
TBST_NOT_SET = 0x2,
|
|
|
|
TBST_SYNC_WAIT = 0x6,
|
|
|
|
TBST_GET_TOD = 0x7,
|
|
|
|
TBST_TB_RUNNING = 0x8,
|
|
|
|
TBST_TB_ERROR = 0x9,
|
|
|
|
};
|
|
|
|
|
2004-01-05 01:58:38 +03:00
|
|
|
/*****************************************************************************/
|
|
|
|
|
target/ppc: support for 32-bit carry and overflow
POWER ISA 3.0 adds CA32 and OV32 status in 64-bit mode. Add the flags
and corresponding defines.
Moreover, CA32 is updated when CA is updated and OV32 is updated when OV
is updated.
Arithmetic instructions:
* Addition and Substractions:
addic, addic., subfic, addc, subfc, adde, subfe, addme, subfme,
addze, and subfze always updates CA and CA32.
=> CA reflects the carry out of bit 0 in 64-bit mode and out of
bit 32 in 32-bit mode.
=> CA32 reflects the carry out of bit 32 independent of the
mode.
=> SO and OV reflects overflow of the 64-bit result in 64-bit
mode and overflow of the low-order 32-bit result in 32-bit
mode
=> OV32 reflects overflow of the low-order 32-bit independent of
the mode
* Multiply Low and Divide:
For mulld, divd, divde, divdu and divdeu: SO, OV, and OV32 bits
reflects overflow of the 64-bit result
For mullw, divw, divwe, divwu and divweu: SO, OV, and OV32 bits
reflects overflow of the 32-bit result
* Negate with OE=1 (nego)
For 64-bit mode if the register RA contains
0x8000_0000_0000_0000, OV and OV32 are set to 1.
For 32-bit mode if the register RA contains 0x8000_0000, OV and
OV32 are set to 1.
Signed-off-by: Nikunj A Dadhania <nikunj@linux.vnet.ibm.com>
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
2017-02-27 07:57:54 +03:00
|
|
|
#define is_isa300(ctx) (!!(ctx->insns_flags2 & PPC2_ISA300))
|
2021-10-15 01:32:33 +03:00
|
|
|
target_ulong cpu_read_xer(const CPUPPCState *env);
|
2017-02-22 14:44:34 +03:00
|
|
|
void cpu_write_xer(CPUPPCState *env, target_ulong xer);
|
2013-02-20 11:52:13 +04:00
|
|
|
|
2019-03-22 21:03:51 +03:00
|
|
|
/*
|
|
|
|
* All 64-bit server processors compliant with arch 2.x, ie. 970 and newer,
|
|
|
|
* have PPC_SEGMENT_64B.
|
|
|
|
*/
|
|
|
|
#define is_book3s_arch2x(ctx) (!!((ctx)->insns_flags & PPC_SEGMENT_64B))
|
|
|
|
|
2021-03-23 21:43:40 +03:00
|
|
|
#ifdef CONFIG_DEBUG_TCG
|
2023-06-21 16:56:24 +03:00
|
|
|
void cpu_get_tb_cpu_state(CPUPPCState *env, vaddr *pc,
|
|
|
|
uint64_t *cs_base, uint32_t *flags);
|
2021-03-23 21:43:40 +03:00
|
|
|
#else
|
2023-06-21 16:56:24 +03:00
|
|
|
static inline void cpu_get_tb_cpu_state(CPUPPCState *env, vaddr *pc,
|
|
|
|
uint64_t *cs_base, uint32_t *flags)
|
2008-11-18 22:46:41 +03:00
|
|
|
{
|
|
|
|
*pc = env->nip;
|
|
|
|
*cs_base = 0;
|
|
|
|
*flags = env->hflags;
|
|
|
|
}
|
2021-03-23 21:43:40 +03:00
|
|
|
#endif
|
2008-11-18 22:46:41 +03:00
|
|
|
|
2022-04-20 16:26:02 +03:00
|
|
|
G_NORETURN void raise_exception(CPUPPCState *env, uint32_t exception);
|
|
|
|
G_NORETURN void raise_exception_ra(CPUPPCState *env, uint32_t exception,
|
|
|
|
uintptr_t raddr);
|
|
|
|
G_NORETURN void raise_exception_err(CPUPPCState *env, uint32_t exception,
|
|
|
|
uint32_t error_code);
|
|
|
|
G_NORETURN void raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
|
|
|
|
uint32_t error_code, uintptr_t raddr);
|
2016-07-27 09:56:19 +03:00
|
|
|
|
2022-03-02 08:51:36 +03:00
|
|
|
/* PERFM EBB helper*/
|
|
|
|
#if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
|
|
|
|
void raise_ebb_perfm_exception(CPUPPCState *env);
|
|
|
|
#endif
|
|
|
|
|
2011-05-01 01:34:58 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2012-03-14 04:38:22 +04:00
|
|
|
static inline int booke206_tlbm_id(CPUPPCState *env, ppcmas_tlb_t *tlbm)
|
2011-05-01 01:34:58 +04:00
|
|
|
{
|
2011-06-16 20:45:43 +04:00
|
|
|
uintptr_t tlbml = (uintptr_t)tlbm;
|
2011-06-17 03:00:28 +04:00
|
|
|
uintptr_t tlbl = (uintptr_t)env->tlb.tlbm;
|
2011-05-01 01:34:58 +04:00
|
|
|
|
2011-06-17 03:00:28 +04:00
|
|
|
return (tlbml - tlbl) / sizeof(env->tlb.tlbm[0]);
|
2011-05-01 01:34:58 +04:00
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
static inline int booke206_tlb_size(CPUPPCState *env, int tlbn)
|
2011-05-01 01:34:58 +04:00
|
|
|
{
|
|
|
|
uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
|
|
|
|
int r = tlbncfg & TLBnCFG_N_ENTRY;
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
static inline int booke206_tlb_ways(CPUPPCState *env, int tlbn)
|
2011-05-01 01:34:58 +04:00
|
|
|
{
|
|
|
|
uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
|
|
|
|
int r = tlbncfg >> TLBnCFG_ASSOC_SHIFT;
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
static inline int booke206_tlbm_to_tlbn(CPUPPCState *env, ppcmas_tlb_t *tlbm)
|
2011-05-01 01:34:58 +04:00
|
|
|
{
|
2011-06-16 20:45:43 +04:00
|
|
|
int id = booke206_tlbm_id(env, tlbm);
|
2011-05-01 01:34:58 +04:00
|
|
|
int end = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < BOOKE206_MAX_TLBN; i++) {
|
|
|
|
end += booke206_tlb_size(env, i);
|
|
|
|
if (id < end) {
|
|
|
|
return i;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-03-23 05:07:57 +03:00
|
|
|
cpu_abort(env_cpu(env), "Unknown TLBe: %d\n", id);
|
2011-05-01 01:34:58 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
static inline int booke206_tlbm_to_way(CPUPPCState *env, ppcmas_tlb_t *tlb)
|
2011-05-01 01:34:58 +04:00
|
|
|
{
|
2011-06-16 20:45:43 +04:00
|
|
|
int tlbn = booke206_tlbm_to_tlbn(env, tlb);
|
|
|
|
int tlbid = booke206_tlbm_id(env, tlb);
|
2011-05-01 01:34:58 +04:00
|
|
|
return tlbid & (booke206_tlb_ways(env, tlbn) - 1);
|
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
static inline ppcmas_tlb_t *booke206_get_tlbm(CPUPPCState *env, const int tlbn,
|
2011-05-01 01:34:58 +04:00
|
|
|
target_ulong ea, int way)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
uint32_t ways = booke206_tlb_ways(env, tlbn);
|
2015-03-23 18:29:26 +03:00
|
|
|
int ways_bits = ctz32(ways);
|
|
|
|
int tlb_bits = ctz32(booke206_tlb_size(env, tlbn));
|
2011-05-01 01:34:58 +04:00
|
|
|
int i;
|
|
|
|
|
|
|
|
way &= ways - 1;
|
|
|
|
ea >>= MAS2_EPN_SHIFT;
|
|
|
|
ea &= (1 << (tlb_bits - ways_bits)) - 1;
|
|
|
|
r = (ea << ways_bits) | way;
|
|
|
|
|
2012-01-25 19:27:26 +04:00
|
|
|
if (r >= booke206_tlb_size(env, tlbn)) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2011-05-01 01:34:58 +04:00
|
|
|
/* bump up to tlbn index */
|
|
|
|
for (i = 0; i < tlbn; i++) {
|
|
|
|
r += booke206_tlb_size(env, i);
|
|
|
|
}
|
|
|
|
|
2011-06-17 03:00:28 +04:00
|
|
|
return &env->tlb.tlbm[r];
|
2011-05-01 01:34:58 +04:00
|
|
|
}
|
|
|
|
|
2012-01-21 07:45:46 +04:00
|
|
|
/* returns bitmap of supported page sizes for a given TLB */
|
2012-03-14 04:38:22 +04:00
|
|
|
static inline uint32_t booke206_tlbnps(CPUPPCState *env, const int tlbn)
|
2012-01-21 07:45:46 +04:00
|
|
|
{
|
|
|
|
uint32_t ret = 0;
|
|
|
|
|
2017-08-07 18:50:45 +03:00
|
|
|
if ((env->spr[SPR_MMUCFG] & MMUCFG_MAVN) == MMUCFG_MAVN_V2) {
|
|
|
|
/* MAV2 */
|
2012-01-21 07:45:46 +04:00
|
|
|
ret = env->spr[SPR_BOOKE_TLB0PS + tlbn];
|
|
|
|
} else {
|
|
|
|
uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
|
|
|
|
uint32_t min = (tlbncfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT;
|
|
|
|
uint32_t max = (tlbncfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT;
|
|
|
|
int i;
|
|
|
|
for (i = min; i <= max; i++) {
|
|
|
|
ret |= (1 << (i << 1));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2017-08-07 18:50:46 +03:00
|
|
|
static inline void booke206_fixed_size_tlbn(CPUPPCState *env, const int tlbn,
|
|
|
|
ppcmas_tlb_t *tlb)
|
|
|
|
{
|
|
|
|
uint8_t i;
|
|
|
|
int32_t tsize = -1;
|
|
|
|
|
|
|
|
for (i = 0; i < 32; i++) {
|
|
|
|
if ((env->spr[SPR_BOOKE_TLB0PS + tlbn]) & (1ULL << i)) {
|
|
|
|
if (tsize == -1) {
|
|
|
|
tsize = i;
|
|
|
|
} else {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* TLBnPS unimplemented? Odd.. */
|
|
|
|
assert(tsize != -1);
|
|
|
|
tlb->mas1 &= ~MAS1_TSIZE_MASK;
|
|
|
|
tlb->mas1 |= ((uint32_t)tsize) << MAS1_TSIZE_SHIFT;
|
|
|
|
}
|
|
|
|
|
2011-05-01 01:34:58 +04:00
|
|
|
#endif
|
|
|
|
|
2012-06-20 23:20:29 +04:00
|
|
|
static inline bool msr_is_64bit(CPUPPCState *env, target_ulong msr)
|
|
|
|
{
|
|
|
|
if (env->mmu_model == POWERPC_MMU_BOOKE206) {
|
|
|
|
return msr & (1ULL << MSR_CM);
|
|
|
|
}
|
|
|
|
|
|
|
|
return msr & (1ULL << MSR_SF);
|
|
|
|
}
|
|
|
|
|
2016-04-14 18:14:52 +03:00
|
|
|
/**
|
|
|
|
* Check whether register rx is in the range between start and
|
|
|
|
* start + nregs (as needed by the LSWX and LSWI instructions)
|
|
|
|
*/
|
|
|
|
static inline bool lsw_reg_in_range(int start, int nregs, int rx)
|
|
|
|
{
|
|
|
|
return (start + nregs <= 32 && rx >= start && rx < start + nregs) ||
|
|
|
|
(start + nregs > 32 && (rx >= start || rx < start + nregs - 32));
|
|
|
|
}
|
|
|
|
|
2019-01-02 12:14:22 +03:00
|
|
|
/* Accessors for FP, VMX and VSX registers */
|
2022-03-23 18:57:17 +03:00
|
|
|
#if HOST_BIG_ENDIAN
|
2019-03-07 21:05:16 +03:00
|
|
|
#define VsrB(i) u8[i]
|
|
|
|
#define VsrSB(i) s8[i]
|
|
|
|
#define VsrH(i) u16[i]
|
|
|
|
#define VsrSH(i) s16[i]
|
|
|
|
#define VsrW(i) u32[i]
|
|
|
|
#define VsrSW(i) s32[i]
|
|
|
|
#define VsrD(i) u64[i]
|
|
|
|
#define VsrSD(i) s64[i]
|
2022-05-24 17:05:34 +03:00
|
|
|
#define VsrHF(i) f16[i]
|
2022-05-24 17:05:33 +03:00
|
|
|
#define VsrSF(i) f32[i]
|
|
|
|
#define VsrDF(i) f64[i]
|
2019-03-07 21:05:16 +03:00
|
|
|
#else
|
|
|
|
#define VsrB(i) u8[15 - (i)]
|
|
|
|
#define VsrSB(i) s8[15 - (i)]
|
|
|
|
#define VsrH(i) u16[7 - (i)]
|
|
|
|
#define VsrSH(i) s16[7 - (i)]
|
|
|
|
#define VsrW(i) u32[3 - (i)]
|
|
|
|
#define VsrSW(i) s32[3 - (i)]
|
|
|
|
#define VsrD(i) u64[1 - (i)]
|
|
|
|
#define VsrSD(i) s64[1 - (i)]
|
2022-05-24 17:05:34 +03:00
|
|
|
#define VsrHF(i) f16[7 - (i)]
|
2022-05-24 17:05:33 +03:00
|
|
|
#define VsrSF(i) f32[3 - (i)]
|
|
|
|
#define VsrDF(i) f64[1 - (i)]
|
2019-03-07 21:05:16 +03:00
|
|
|
#endif
|
|
|
|
|
2019-03-07 21:05:20 +03:00
|
|
|
static inline int vsr64_offset(int i, bool high)
|
2019-03-07 21:05:14 +03:00
|
|
|
{
|
2019-03-07 21:05:20 +03:00
|
|
|
return offsetof(CPUPPCState, vsr[i].VsrD(high ? 0 : 1));
|
2019-03-07 21:05:14 +03:00
|
|
|
}
|
|
|
|
|
2019-03-07 21:05:20 +03:00
|
|
|
static inline int vsr_full_offset(int i)
|
2019-01-02 12:14:22 +03:00
|
|
|
{
|
2019-03-07 21:05:20 +03:00
|
|
|
return offsetof(CPUPPCState, vsr[i].u64[0]);
|
2019-01-02 12:14:22 +03:00
|
|
|
}
|
|
|
|
|
2022-05-24 17:05:30 +03:00
|
|
|
static inline int acc_full_offset(int i)
|
|
|
|
{
|
|
|
|
return vsr_full_offset(i * 4);
|
|
|
|
}
|
|
|
|
|
2019-03-07 21:05:20 +03:00
|
|
|
static inline int fpr_offset(int i)
|
2019-03-07 21:05:15 +03:00
|
|
|
{
|
2019-03-07 21:05:20 +03:00
|
|
|
return vsr64_offset(i, true);
|
2019-03-07 21:05:15 +03:00
|
|
|
}
|
|
|
|
|
2019-03-07 21:05:20 +03:00
|
|
|
static inline uint64_t *cpu_fpr_ptr(CPUPPCState *env, int i)
|
2019-03-07 21:05:17 +03:00
|
|
|
{
|
2019-03-07 21:05:20 +03:00
|
|
|
return (uint64_t *)((uintptr_t)env + fpr_offset(i));
|
2019-03-07 21:05:17 +03:00
|
|
|
}
|
|
|
|
|
2019-01-02 12:14:22 +03:00
|
|
|
static inline uint64_t *cpu_vsrl_ptr(CPUPPCState *env, int i)
|
|
|
|
{
|
2019-03-07 21:05:20 +03:00
|
|
|
return (uint64_t *)((uintptr_t)env + vsr64_offset(i, false));
|
2019-01-02 12:14:22 +03:00
|
|
|
}
|
|
|
|
|
2019-03-07 21:05:18 +03:00
|
|
|
static inline long avr64_offset(int i, bool high)
|
|
|
|
{
|
2019-03-07 21:05:20 +03:00
|
|
|
return vsr64_offset(i + 32, high);
|
2019-03-07 21:05:18 +03:00
|
|
|
}
|
|
|
|
|
2019-03-07 21:05:17 +03:00
|
|
|
static inline int avr_full_offset(int i)
|
|
|
|
{
|
|
|
|
return vsr_full_offset(i + 32);
|
|
|
|
}
|
|
|
|
|
2019-01-02 12:14:22 +03:00
|
|
|
static inline ppc_avr_t *cpu_avr_ptr(CPUPPCState *env, int i)
|
|
|
|
{
|
2019-03-07 21:05:17 +03:00
|
|
|
return (ppc_avr_t *)((uintptr_t)env + avr_full_offset(i));
|
2019-01-02 12:14:22 +03:00
|
|
|
}
|
|
|
|
|
2021-05-07 19:41:46 +03:00
|
|
|
static inline bool ppc_has_spr(PowerPCCPU *cpu, int spr)
|
|
|
|
{
|
|
|
|
/* We can test whether the SPR is defined by checking for a valid name */
|
|
|
|
return cpu->env.spr_cb[spr].name != NULL;
|
|
|
|
}
|
|
|
|
|
2022-01-12 13:28:27 +03:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2024-02-27 18:08:02 +03:00
|
|
|
/* Sort out endianness of interrupt. Depends on the CPU, HV mode, etc. */
|
2022-01-12 13:28:27 +03:00
|
|
|
static inline bool ppc_interrupts_little_endian(PowerPCCPU *cpu, bool hv)
|
2021-06-22 17:09:25 +03:00
|
|
|
{
|
|
|
|
PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
|
2022-01-12 13:28:27 +03:00
|
|
|
CPUPPCState *env = &cpu->env;
|
2022-01-12 13:28:27 +03:00
|
|
|
bool ile;
|
2022-01-12 13:28:27 +03:00
|
|
|
|
|
|
|
if (hv && env->has_hv_mode) {
|
|
|
|
if (is_isa300(pcc)) {
|
|
|
|
ile = !!(env->spr[SPR_HID0] & HID0_POWER9_HILE);
|
|
|
|
} else {
|
|
|
|
ile = !!(env->spr[SPR_HID0] & HID0_HILE);
|
|
|
|
}
|
2021-06-22 17:09:25 +03:00
|
|
|
|
2022-01-12 13:28:27 +03:00
|
|
|
} else if (pcc->lpcr_mask & LPCR_ILE) {
|
|
|
|
ile = !!(env->spr[SPR_LPCR] & LPCR_ILE);
|
2022-01-12 13:28:27 +03:00
|
|
|
} else {
|
2022-05-05 00:05:25 +03:00
|
|
|
ile = FIELD_EX64(env->msr, MSR, ILE);
|
2021-06-22 17:09:25 +03:00
|
|
|
}
|
|
|
|
|
2022-01-12 13:28:27 +03:00
|
|
|
return ile;
|
2021-06-22 17:09:25 +03:00
|
|
|
}
|
2022-01-12 13:28:27 +03:00
|
|
|
#endif
|
2021-06-22 17:09:25 +03:00
|
|
|
|
2019-04-17 22:17:58 +03:00
|
|
|
void dump_mmu(CPUPPCState *env);
|
2011-08-18 14:38:42 +04:00
|
|
|
|
2016-01-15 18:00:18 +03:00
|
|
|
void ppc_maybe_bswap_register(CPUPPCState *env, uint8_t *mem_buf, int len);
|
2021-05-12 17:08:03 +03:00
|
|
|
void ppc_store_vscr(CPUPPCState *env, uint32_t vscr);
|
|
|
|
uint32_t ppc_get_vscr(CPUPPCState *env);
|
2023-05-03 12:36:18 +03:00
|
|
|
void ppc_set_cr(CPUPPCState *env, uint64_t cr);
|
|
|
|
uint64_t ppc_get_cr(const CPUPPCState *env);
|
2022-02-18 10:34:15 +03:00
|
|
|
|
|
|
|
/*****************************************************************************/
|
|
|
|
/* Power management enable checks */
|
|
|
|
static inline int check_pow_none(CPUPPCState *env)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int check_pow_nocheck(CPUPPCState *env)
|
|
|
|
{
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*****************************************************************************/
|
|
|
|
/* PowerPC implementations definitions */
|
|
|
|
|
|
|
|
#define POWERPC_FAMILY(_name) \
|
|
|
|
static void \
|
|
|
|
glue(glue(ppc_, _name), _cpu_family_class_init)(ObjectClass *, void *); \
|
|
|
|
\
|
|
|
|
static const TypeInfo \
|
|
|
|
glue(glue(ppc_, _name), _cpu_family_type_info) = { \
|
|
|
|
.name = stringify(_name) "-family-" TYPE_POWERPC_CPU, \
|
|
|
|
.parent = TYPE_POWERPC_CPU, \
|
|
|
|
.abstract = true, \
|
|
|
|
.class_init = glue(glue(ppc_, _name), _cpu_family_class_init), \
|
|
|
|
}; \
|
|
|
|
\
|
|
|
|
static void glue(glue(ppc_, _name), _cpu_family_register_types)(void) \
|
|
|
|
{ \
|
|
|
|
type_register_static( \
|
|
|
|
&glue(glue(ppc_, _name), _cpu_family_type_info)); \
|
|
|
|
} \
|
|
|
|
\
|
|
|
|
type_init(glue(glue(ppc_, _name), _cpu_family_register_types)) \
|
|
|
|
\
|
|
|
|
static void glue(glue(ppc_, _name), _cpu_family_class_init)
|
|
|
|
|
|
|
|
|
2016-06-29 12:05:55 +03:00
|
|
|
#endif /* PPC_CPU_H */
|