2004-01-05 01:58:38 +03:00
|
|
|
/*
|
2004-04-13 00:39:29 +04:00
|
|
|
* QEMU PPC PREP hardware System Emulator
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2007-03-30 13:38:04 +04:00
|
|
|
* Copyright (c) 2003-2007 Jocelyn Mayer
|
2017-01-07 18:23:43 +03:00
|
|
|
* Copyright (c) 2017 Hervé Poussineau
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2004-04-13 00:39:29 +04:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
2004-01-05 01:58:38 +03:00
|
|
|
*/
|
2019-08-12 08:23:38 +03:00
|
|
|
|
2016-01-26 21:16:58 +03:00
|
|
|
#include "qemu/osdep.h"
|
2016-03-15 18:58:45 +03:00
|
|
|
#include "cpu.h"
|
2019-10-04 02:03:54 +03:00
|
|
|
#include "hw/rtc/m48t59.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/char/serial.h"
|
|
|
|
#include "hw/block/fdc.h"
|
2012-10-24 10:43:34 +04:00
|
|
|
#include "net/net.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/sysemu.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/isa/isa.h"
|
2013-01-26 23:41:58 +04:00
|
|
|
#include "hw/pci/pci.h"
|
|
|
|
#include "hw/pci/pci_host.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/ppc/ppc.h"
|
2013-01-26 23:41:58 +04:00
|
|
|
#include "hw/boards.h"
|
2015-12-17 19:35:09 +03:00
|
|
|
#include "qemu/error-report.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/log.h"
|
2013-01-26 23:41:58 +04:00
|
|
|
#include "hw/ide.h"
|
2019-08-12 08:23:42 +03:00
|
|
|
#include "hw/irq.h"
|
2013-01-26 23:41:58 +04:00
|
|
|
#include "hw/loader.h"
|
2019-10-04 02:03:53 +03:00
|
|
|
#include "hw/rtc/mc146818rtc.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/isa/pc87312.h"
|
2017-10-17 19:44:22 +03:00
|
|
|
#include "hw/net/ne2000-isa.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/arch_init.h"
|
2017-01-07 18:23:43 +03:00
|
|
|
#include "sysemu/kvm.h"
|
2013-04-27 23:23:23 +04:00
|
|
|
#include "sysemu/qtest.h"
|
2019-08-12 08:23:38 +03:00
|
|
|
#include "sysemu/reset.h"
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/address-spaces.h"
|
2015-10-16 16:16:11 +03:00
|
|
|
#include "trace.h"
|
2013-04-27 23:23:23 +04:00
|
|
|
#include "elf.h"
|
2018-06-25 15:42:24 +03:00
|
|
|
#include "qemu/units.h"
|
2017-01-07 18:23:43 +03:00
|
|
|
#include "kvm_ppc.h"
|
2004-05-21 16:59:32 +04:00
|
|
|
|
2007-10-03 05:06:57 +04:00
|
|
|
/* SMP is not enabled, for now */
|
|
|
|
#define MAX_CPUS 1
|
|
|
|
|
2007-12-02 07:51:10 +03:00
|
|
|
#define MAX_IDE_BUS 2
|
|
|
|
|
2017-01-07 18:23:43 +03:00
|
|
|
#define CFG_ADDR 0xf0000510
|
|
|
|
|
2018-06-25 15:42:24 +03:00
|
|
|
#define BIOS_SIZE (1 * MiB)
|
2004-06-21 20:55:53 +04:00
|
|
|
#define BIOS_FILENAME "ppc_rom.bin"
|
|
|
|
#define KERNEL_LOAD_ADDR 0x01000000
|
|
|
|
#define INITRD_LOAD_ADDR 0x01800000
|
2004-05-27 02:55:16 +04:00
|
|
|
|
|
|
|
/* Constants for devices init */
|
2004-04-13 00:39:29 +04:00
|
|
|
static const int ide_iobase[2] = { 0x1f0, 0x170 };
|
|
|
|
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
|
|
|
|
static const int ide_irq[2] = { 13, 13 };
|
|
|
|
|
|
|
|
#define NE2000_NB_MAX 6
|
|
|
|
|
|
|
|
static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
|
|
|
|
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
|
2004-01-05 01:58:38 +03:00
|
|
|
|
2004-05-27 02:55:16 +04:00
|
|
|
/* ISA IO ports bridge */
|
2004-01-05 01:58:38 +03:00
|
|
|
#define PPC_IO_BASE 0x80000000
|
|
|
|
|
2004-05-27 02:55:16 +04:00
|
|
|
/* Fake super-io ports for PREP platform (Intel 82378ZB) */
|
2009-10-02 01:12:16 +04:00
|
|
|
typedef struct sysctrl_t {
|
2007-10-29 13:21:12 +03:00
|
|
|
qemu_irq reset_irq;
|
2015-03-03 01:23:27 +03:00
|
|
|
Nvram *nvram;
|
2004-05-27 02:55:16 +04:00
|
|
|
uint8_t state;
|
|
|
|
uint8_t syscontrol;
|
2005-04-23 22:18:54 +04:00
|
|
|
int contiguous_map;
|
2014-03-18 02:00:20 +04:00
|
|
|
qemu_irq contiguous_map_irq;
|
2005-07-03 17:57:11 +04:00
|
|
|
int endian;
|
2009-10-02 01:12:16 +04:00
|
|
|
} sysctrl_t;
|
2004-01-05 01:58:38 +03:00
|
|
|
|
2004-05-27 02:55:16 +04:00
|
|
|
enum {
|
|
|
|
STATE_HARDFILE = 0x01,
|
2004-01-05 01:58:38 +03:00
|
|
|
};
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static sysctrl_t *sysctrl;
|
2004-01-05 01:58:38 +03:00
|
|
|
|
2004-04-13 00:39:29 +04:00
|
|
|
static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
|
2004-01-05 01:58:38 +03:00
|
|
|
{
|
2009-10-02 01:12:16 +04:00
|
|
|
sysctrl_t *sysctrl = opaque;
|
2004-05-27 02:55:16 +04:00
|
|
|
|
2015-10-16 16:16:11 +03:00
|
|
|
trace_prep_io_800_writeb(addr - PPC_IO_BASE, val);
|
2004-01-05 01:58:38 +03:00
|
|
|
switch (addr) {
|
|
|
|
case 0x0092:
|
|
|
|
/* Special port 92 */
|
|
|
|
/* Check soft reset asked */
|
2004-05-27 02:55:16 +04:00
|
|
|
if (val & 0x01) {
|
2007-10-29 13:21:12 +03:00
|
|
|
qemu_irq_raise(sysctrl->reset_irq);
|
|
|
|
} else {
|
|
|
|
qemu_irq_lower(sysctrl->reset_irq);
|
2004-01-05 01:58:38 +03:00
|
|
|
}
|
|
|
|
/* Check LE mode */
|
2004-05-27 02:55:16 +04:00
|
|
|
if (val & 0x02) {
|
2005-07-03 17:57:11 +04:00
|
|
|
sysctrl->endian = 1;
|
|
|
|
} else {
|
|
|
|
sysctrl->endian = 0;
|
2004-01-05 01:58:38 +03:00
|
|
|
}
|
|
|
|
break;
|
2004-05-27 02:55:16 +04:00
|
|
|
case 0x0800:
|
|
|
|
/* Motorola CPU configuration register : read-only */
|
|
|
|
break;
|
|
|
|
case 0x0802:
|
|
|
|
/* Motorola base module feature register : read-only */
|
|
|
|
break;
|
|
|
|
case 0x0803:
|
|
|
|
/* Motorola base module status register : read-only */
|
|
|
|
break;
|
2004-01-05 01:58:38 +03:00
|
|
|
case 0x0808:
|
2004-05-27 02:55:16 +04:00
|
|
|
/* Hardfile light register */
|
|
|
|
if (val & 1)
|
|
|
|
sysctrl->state |= STATE_HARDFILE;
|
|
|
|
else
|
|
|
|
sysctrl->state &= ~STATE_HARDFILE;
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
case 0x0810:
|
|
|
|
/* Password protect 1 register */
|
2015-03-03 01:23:27 +03:00
|
|
|
if (sysctrl->nvram != NULL) {
|
|
|
|
NvramClass *k = NVRAM_GET_CLASS(sysctrl->nvram);
|
|
|
|
(k->toggle_lock)(sysctrl->nvram, 1);
|
|
|
|
}
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
case 0x0812:
|
|
|
|
/* Password protect 2 register */
|
2015-03-03 01:23:27 +03:00
|
|
|
if (sysctrl->nvram != NULL) {
|
|
|
|
NvramClass *k = NVRAM_GET_CLASS(sysctrl->nvram);
|
|
|
|
(k->toggle_lock)(sysctrl->nvram, 2);
|
|
|
|
}
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
case 0x0814:
|
2004-05-27 02:55:16 +04:00
|
|
|
/* L2 invalidate register */
|
2005-11-22 02:33:12 +03:00
|
|
|
// tlb_flush(first_cpu, 1);
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
case 0x081C:
|
|
|
|
/* system control register */
|
2004-05-27 02:55:16 +04:00
|
|
|
sysctrl->syscontrol = val & 0x0F;
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
case 0x0850:
|
|
|
|
/* I/O map type register */
|
2005-04-23 22:18:54 +04:00
|
|
|
sysctrl->contiguous_map = val & 0x01;
|
2014-03-18 02:00:20 +04:00
|
|
|
qemu_set_irq(sysctrl->contiguous_map_irq, sysctrl->contiguous_map);
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
default:
|
2007-11-24 05:56:36 +03:00
|
|
|
printf("ERROR: unaffected IO port write: %04" PRIx32
|
|
|
|
" => %02" PRIx32"\n", addr, val);
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2004-04-13 00:39:29 +04:00
|
|
|
static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
|
2004-01-05 01:58:38 +03:00
|
|
|
{
|
2009-10-02 01:12:16 +04:00
|
|
|
sysctrl_t *sysctrl = opaque;
|
2004-01-05 01:58:38 +03:00
|
|
|
uint32_t retval = 0xFF;
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
case 0x0092:
|
|
|
|
/* Special port 92 */
|
2013-05-06 01:29:48 +04:00
|
|
|
retval = sysctrl->endian << 1;
|
2004-05-27 02:55:16 +04:00
|
|
|
break;
|
|
|
|
case 0x0800:
|
|
|
|
/* Motorola CPU configuration register */
|
|
|
|
retval = 0xEF; /* MPC750 */
|
|
|
|
break;
|
|
|
|
case 0x0802:
|
|
|
|
/* Motorola Base module feature register */
|
|
|
|
retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
|
|
|
|
break;
|
|
|
|
case 0x0803:
|
|
|
|
/* Motorola base module status register */
|
|
|
|
retval = 0xE0; /* Standard MPC750 */
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
case 0x080C:
|
|
|
|
/* Equipment present register:
|
|
|
|
* no L2 cache
|
|
|
|
* no upgrade processor
|
|
|
|
* no cards in PCI slots
|
|
|
|
* SCSI fuse is bad
|
|
|
|
*/
|
2004-05-27 02:55:16 +04:00
|
|
|
retval = 0x3C;
|
|
|
|
break;
|
|
|
|
case 0x0810:
|
|
|
|
/* Motorola base module extended feature register */
|
|
|
|
retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
2005-04-23 22:18:54 +04:00
|
|
|
case 0x0814:
|
|
|
|
/* L2 invalidate: don't care */
|
|
|
|
break;
|
2004-01-05 01:58:38 +03:00
|
|
|
case 0x0818:
|
|
|
|
/* Keylock */
|
|
|
|
retval = 0x00;
|
|
|
|
break;
|
|
|
|
case 0x081C:
|
|
|
|
/* system control register
|
|
|
|
* 7 - 6 / 1 - 0: L2 cache enable
|
|
|
|
*/
|
2004-05-27 02:55:16 +04:00
|
|
|
retval = sysctrl->syscontrol;
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
case 0x0823:
|
|
|
|
/* */
|
|
|
|
retval = 0x03; /* no L2 cache */
|
|
|
|
break;
|
|
|
|
case 0x0850:
|
|
|
|
/* I/O map type register */
|
2005-04-23 22:18:54 +04:00
|
|
|
retval = sysctrl->contiguous_map;
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
default:
|
2007-11-24 05:56:36 +03:00
|
|
|
printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
|
2004-01-05 01:58:38 +03:00
|
|
|
break;
|
|
|
|
}
|
2015-10-16 16:16:11 +03:00
|
|
|
trace_prep_io_800_readb(addr - PPC_IO_BASE, retval);
|
2004-01-05 01:58:38 +03:00
|
|
|
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2005-04-23 22:18:54 +04:00
|
|
|
|
2004-05-27 02:55:16 +04:00
|
|
|
#define NVRAM_SIZE 0x2000
|
2004-04-13 00:39:29 +04:00
|
|
|
|
2017-01-07 18:23:43 +03:00
|
|
|
static void fw_cfg_boot_set(void *opaque, const char *boot_device,
|
|
|
|
Error **errp)
|
|
|
|
{
|
|
|
|
fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
|
|
|
|
}
|
|
|
|
|
2012-02-08 06:03:33 +04:00
|
|
|
static void ppc_prep_reset(void *opaque)
|
|
|
|
{
|
2012-05-04 19:46:13 +04:00
|
|
|
PowerPCCPU *cpu = opaque;
|
2012-02-08 06:03:33 +04:00
|
|
|
|
2012-05-04 19:46:13 +04:00
|
|
|
cpu_reset(CPU(cpu));
|
2012-02-08 06:03:33 +04:00
|
|
|
}
|
|
|
|
|
2013-06-22 10:06:58 +04:00
|
|
|
static const MemoryRegionPortio prep_portio_list[] = {
|
|
|
|
/* System control ports */
|
|
|
|
{ 0x0092, 1, 1, .read = PREP_io_800_readb, .write = PREP_io_800_writeb, },
|
|
|
|
{ 0x0800, 0x52, 1,
|
|
|
|
.read = PREP_io_800_readb, .write = PREP_io_800_writeb, },
|
|
|
|
/* Special port to get debug messages from Open-Firmware */
|
|
|
|
{ 0x0F00, 4, 1, .write = PPC_debug_write, },
|
|
|
|
PORTIO_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
2014-04-29 17:38:39 +04:00
|
|
|
static PortioList prep_port_list;
|
|
|
|
|
2015-03-03 01:23:27 +03:00
|
|
|
/*****************************************************************************/
|
|
|
|
/* NVRAM helpers */
|
|
|
|
static inline uint32_t nvram_read(Nvram *nvram, uint32_t addr)
|
|
|
|
{
|
2016-12-30 01:12:13 +03:00
|
|
|
NvramClass *k = NVRAM_GET_CLASS(nvram);
|
2015-03-03 01:23:27 +03:00
|
|
|
return (k->read)(nvram, addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void nvram_write(Nvram *nvram, uint32_t addr, uint32_t val)
|
|
|
|
{
|
2016-12-30 01:12:13 +03:00
|
|
|
NvramClass *k = NVRAM_GET_CLASS(nvram);
|
2015-03-03 01:23:27 +03:00
|
|
|
(k->write)(nvram, addr, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void NVRAM_set_byte(Nvram *nvram, uint32_t addr, uint8_t value)
|
|
|
|
{
|
|
|
|
nvram_write(nvram, addr, value);
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint8_t NVRAM_get_byte(Nvram *nvram, uint32_t addr)
|
|
|
|
{
|
|
|
|
return nvram_read(nvram, addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void NVRAM_set_word(Nvram *nvram, uint32_t addr, uint16_t value)
|
|
|
|
{
|
|
|
|
nvram_write(nvram, addr, value >> 8);
|
|
|
|
nvram_write(nvram, addr + 1, value & 0xFF);
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint16_t NVRAM_get_word(Nvram *nvram, uint32_t addr)
|
|
|
|
{
|
|
|
|
uint16_t tmp;
|
|
|
|
|
|
|
|
tmp = nvram_read(nvram, addr) << 8;
|
|
|
|
tmp |= nvram_read(nvram, addr + 1);
|
|
|
|
|
|
|
|
return tmp;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void NVRAM_set_lword(Nvram *nvram, uint32_t addr, uint32_t value)
|
|
|
|
{
|
|
|
|
nvram_write(nvram, addr, value >> 24);
|
|
|
|
nvram_write(nvram, addr + 1, (value >> 16) & 0xFF);
|
|
|
|
nvram_write(nvram, addr + 2, (value >> 8) & 0xFF);
|
|
|
|
nvram_write(nvram, addr + 3, value & 0xFF);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void NVRAM_set_string(Nvram *nvram, uint32_t addr, const char *str,
|
|
|
|
uint32_t max)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < max && str[i] != '\0'; i++) {
|
|
|
|
nvram_write(nvram, addr + i, str[i]);
|
|
|
|
}
|
|
|
|
nvram_write(nvram, addr + i, str[i]);
|
|
|
|
nvram_write(nvram, addr + max - 1, '\0');
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
|
|
|
|
{
|
|
|
|
uint16_t tmp;
|
|
|
|
uint16_t pd, pd1, pd2;
|
|
|
|
|
|
|
|
tmp = prev >> 8;
|
|
|
|
pd = prev ^ value;
|
|
|
|
pd1 = pd & 0x000F;
|
|
|
|
pd2 = ((pd >> 4) & 0x000F) ^ pd1;
|
|
|
|
tmp ^= (pd1 << 3) | (pd1 << 8);
|
|
|
|
tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);
|
|
|
|
|
|
|
|
return tmp;
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint16_t NVRAM_compute_crc (Nvram *nvram, uint32_t start, uint32_t count)
|
|
|
|
{
|
|
|
|
uint32_t i;
|
|
|
|
uint16_t crc = 0xFFFF;
|
|
|
|
int odd;
|
|
|
|
|
|
|
|
odd = count & 1;
|
|
|
|
count &= ~1;
|
|
|
|
for (i = 0; i != count; i++) {
|
|
|
|
crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
|
|
|
|
}
|
|
|
|
if (odd) {
|
|
|
|
crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
|
|
|
|
}
|
|
|
|
|
|
|
|
return crc;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define CMDLINE_ADDR 0x017ff000
|
|
|
|
|
|
|
|
static int PPC_NVRAM_set_params (Nvram *nvram, uint16_t NVRAM_size,
|
|
|
|
const char *arch,
|
|
|
|
uint32_t RAM_size, int boot_device,
|
|
|
|
uint32_t kernel_image, uint32_t kernel_size,
|
|
|
|
const char *cmdline,
|
|
|
|
uint32_t initrd_image, uint32_t initrd_size,
|
|
|
|
uint32_t NVRAM_image,
|
|
|
|
int width, int height, int depth)
|
|
|
|
{
|
|
|
|
uint16_t crc;
|
|
|
|
|
|
|
|
/* Set parameters for Open Hack'Ware BIOS */
|
|
|
|
NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
|
|
|
|
NVRAM_set_lword(nvram, 0x10, 0x00000002); /* structure v2 */
|
|
|
|
NVRAM_set_word(nvram, 0x14, NVRAM_size);
|
|
|
|
NVRAM_set_string(nvram, 0x20, arch, 16);
|
|
|
|
NVRAM_set_lword(nvram, 0x30, RAM_size);
|
|
|
|
NVRAM_set_byte(nvram, 0x34, boot_device);
|
|
|
|
NVRAM_set_lword(nvram, 0x38, kernel_image);
|
|
|
|
NVRAM_set_lword(nvram, 0x3C, kernel_size);
|
|
|
|
if (cmdline) {
|
|
|
|
/* XXX: put the cmdline in NVRAM too ? */
|
|
|
|
pstrcpy_targphys("cmdline", CMDLINE_ADDR, RAM_size - CMDLINE_ADDR,
|
|
|
|
cmdline);
|
|
|
|
NVRAM_set_lword(nvram, 0x40, CMDLINE_ADDR);
|
|
|
|
NVRAM_set_lword(nvram, 0x44, strlen(cmdline));
|
|
|
|
} else {
|
|
|
|
NVRAM_set_lword(nvram, 0x40, 0);
|
|
|
|
NVRAM_set_lword(nvram, 0x44, 0);
|
|
|
|
}
|
|
|
|
NVRAM_set_lword(nvram, 0x48, initrd_image);
|
|
|
|
NVRAM_set_lword(nvram, 0x4C, initrd_size);
|
|
|
|
NVRAM_set_lword(nvram, 0x50, NVRAM_image);
|
|
|
|
|
|
|
|
NVRAM_set_word(nvram, 0x54, width);
|
|
|
|
NVRAM_set_word(nvram, 0x56, height);
|
|
|
|
NVRAM_set_word(nvram, 0x58, depth);
|
|
|
|
crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
|
|
|
|
NVRAM_set_word(nvram, 0xFC, crc);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2004-04-29 02:26:05 +04:00
|
|
|
/* PowerPC PREP hardware initialisation */
|
2014-05-07 18:42:57 +04:00
|
|
|
static void ppc_prep_init(MachineState *machine)
|
2004-04-13 00:39:29 +04:00
|
|
|
{
|
2014-05-07 18:42:57 +04:00
|
|
|
ram_addr_t ram_size = machine->ram_size;
|
|
|
|
const char *kernel_filename = machine->kernel_filename;
|
|
|
|
const char *kernel_cmdline = machine->kernel_cmdline;
|
|
|
|
const char *initrd_filename = machine->initrd_filename;
|
|
|
|
const char *boot_device = machine->boot_order;
|
2011-09-25 17:57:45 +04:00
|
|
|
MemoryRegion *sysmem = get_system_memory();
|
2012-05-04 19:45:09 +04:00
|
|
|
PowerPCCPU *cpu = NULL;
|
2012-03-14 04:38:23 +04:00
|
|
|
CPUPPCState *env = NULL;
|
2015-03-03 01:23:27 +03:00
|
|
|
Nvram *m48t59;
|
2011-09-25 17:57:45 +04:00
|
|
|
#if 0
|
|
|
|
MemoryRegion *xcsr = g_new(MemoryRegion, 1);
|
|
|
|
#endif
|
2013-11-05 03:09:45 +04:00
|
|
|
int linux_boot, i, nb_nics1;
|
2011-09-25 17:57:45 +04:00
|
|
|
MemoryRegion *ram = g_new(MemoryRegion, 1);
|
2010-09-18 09:53:14 +04:00
|
|
|
uint32_t kernel_base, initrd_base;
|
|
|
|
long kernel_size, initrd_size;
|
2012-01-03 05:42:46 +04:00
|
|
|
DeviceState *dev;
|
|
|
|
PCIHostState *pcihost;
|
2004-06-21 23:43:00 +04:00
|
|
|
PCIBus *pci_bus;
|
2012-01-09 05:04:05 +04:00
|
|
|
PCIDevice *pci;
|
2011-12-16 01:09:51 +04:00
|
|
|
ISABus *isa_bus;
|
2012-04-15 00:48:36 +04:00
|
|
|
ISADevice *isa;
|
2007-11-11 04:50:45 +03:00
|
|
|
int ppc_boot_device;
|
2009-08-28 17:47:03 +04:00
|
|
|
DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
|
2004-05-27 02:55:16 +04:00
|
|
|
|
2011-08-21 07:09:37 +04:00
|
|
|
sysctrl = g_malloc0(sizeof(sysctrl_t));
|
2004-04-13 00:39:29 +04:00
|
|
|
|
|
|
|
linux_boot = (kernel_filename != NULL);
|
2007-04-16 12:56:52 +04:00
|
|
|
|
2005-11-22 02:33:12 +03:00
|
|
|
/* init CPUs */
|
2019-05-18 23:54:22 +03:00
|
|
|
for (i = 0; i < machine->smp.cpus; i++) {
|
2017-10-09 22:50:57 +03:00
|
|
|
cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
|
2012-05-04 19:45:09 +04:00
|
|
|
env = &cpu->env;
|
|
|
|
|
2007-11-19 04:48:12 +03:00
|
|
|
if (env->flags & POWERPC_FLAG_RTC_CLK) {
|
|
|
|
/* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
|
|
|
|
cpu_ppc_tb_init(env, 7812500UL);
|
|
|
|
} else {
|
|
|
|
/* Set time-base frequency to 100 Mhz */
|
|
|
|
cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
|
|
|
|
}
|
2012-05-04 19:46:13 +04:00
|
|
|
qemu_register_reset(ppc_prep_reset, cpu);
|
2007-10-03 05:06:57 +04:00
|
|
|
}
|
2004-04-13 00:39:29 +04:00
|
|
|
|
|
|
|
/* allocate RAM */
|
2014-07-10 16:01:03 +04:00
|
|
|
memory_region_allocate_system_memory(ram, NULL, "ppc_prep.ram", ram_size);
|
2011-09-25 17:57:45 +04:00
|
|
|
memory_region_add_subregion(sysmem, 0, ram);
|
2009-02-11 21:04:12 +03:00
|
|
|
|
2004-04-13 00:39:29 +04:00
|
|
|
if (linux_boot) {
|
2004-05-27 02:55:16 +04:00
|
|
|
kernel_base = KERNEL_LOAD_ADDR;
|
2004-04-13 00:39:29 +04:00
|
|
|
/* now we can load the kernel */
|
2009-04-10 00:05:49 +04:00
|
|
|
kernel_size = load_image_targphys(kernel_filename, kernel_base,
|
|
|
|
ram_size - kernel_base);
|
2004-05-27 02:55:16 +04:00
|
|
|
if (kernel_size < 0) {
|
2015-12-17 19:35:09 +03:00
|
|
|
error_report("could not load kernel '%s'", kernel_filename);
|
2004-04-13 00:39:29 +04:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
/* load initrd */
|
|
|
|
if (initrd_filename) {
|
2004-05-27 02:55:16 +04:00
|
|
|
initrd_base = INITRD_LOAD_ADDR;
|
2009-04-10 00:05:49 +04:00
|
|
|
initrd_size = load_image_targphys(initrd_filename, initrd_base,
|
|
|
|
ram_size - initrd_base);
|
2004-04-13 00:39:29 +04:00
|
|
|
if (initrd_size < 0) {
|
2015-12-17 19:35:09 +03:00
|
|
|
error_report("could not load initial ram disk '%s'",
|
|
|
|
initrd_filename);
|
|
|
|
exit(1);
|
2004-04-13 00:39:29 +04:00
|
|
|
}
|
2004-05-27 02:55:16 +04:00
|
|
|
} else {
|
|
|
|
initrd_base = 0;
|
|
|
|
initrd_size = 0;
|
2004-04-13 00:39:29 +04:00
|
|
|
}
|
2007-10-31 04:54:04 +03:00
|
|
|
ppc_boot_device = 'm';
|
2004-04-13 00:39:29 +04:00
|
|
|
} else {
|
2004-05-27 02:55:16 +04:00
|
|
|
kernel_base = 0;
|
|
|
|
kernel_size = 0;
|
|
|
|
initrd_base = 0;
|
|
|
|
initrd_size = 0;
|
2007-11-11 04:50:45 +03:00
|
|
|
ppc_boot_device = '\0';
|
|
|
|
/* For now, OHW cannot boot from the network. */
|
2007-11-11 17:44:28 +03:00
|
|
|
for (i = 0; boot_device[i] != '\0'; i++) {
|
|
|
|
if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
|
|
|
|
ppc_boot_device = boot_device[i];
|
2007-11-11 04:50:45 +03:00
|
|
|
break;
|
2007-11-11 17:44:28 +03:00
|
|
|
}
|
2007-11-11 04:50:45 +03:00
|
|
|
}
|
|
|
|
if (ppc_boot_device == '\0') {
|
hw/ppc: Replace fprintf(stderr, "*\n" with error_report()
Replace a large number of the fprintf(stderr, "*\n" calls with
error_report(). The functions were renamed with these commands and then
compiler issues where manually fixed.
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
Some lines were then manually tweaked to pass checkpatch and some curly
braces were added to match QEMU style.
Signed-off-by: Alistair Francis <alistair.francis@xilinx.com>
Cc: qemu-ppc@nongnu.org
Conversions that aren't followed by exit() dropped, because they might
be inappropriate.
Also trim trailing punctuation from error messages.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Message-Id: <20180203084315.20497-10-armbru@redhat.com>
2018-02-03 11:43:10 +03:00
|
|
|
error_report("No valid boot device for Mac99 machine");
|
2007-11-11 04:50:45 +03:00
|
|
|
exit(1);
|
|
|
|
}
|
2004-04-13 00:39:29 +04:00
|
|
|
}
|
|
|
|
|
2007-04-16 11:41:07 +04:00
|
|
|
if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
|
2015-12-17 19:35:09 +03:00
|
|
|
error_report("Only 6xx bus is supported on PREP machine");
|
|
|
|
exit(1);
|
2007-04-16 11:41:07 +04:00
|
|
|
}
|
2012-01-03 05:42:46 +04:00
|
|
|
|
|
|
|
dev = qdev_create(NULL, "raven-pcihost");
|
2013-11-05 03:09:45 +04:00
|
|
|
if (bios_name == NULL) {
|
|
|
|
bios_name = BIOS_FILENAME;
|
|
|
|
}
|
|
|
|
qdev_prop_set_string(dev, "bios-name", bios_name);
|
2015-05-11 09:29:10 +03:00
|
|
|
qdev_prop_set_uint32(dev, "elf-machine", PPC_ELF_MACHINE);
|
2018-09-08 12:08:19 +03:00
|
|
|
qdev_prop_set_bit(dev, "is-legacy-prep", true);
|
2012-08-20 21:08:08 +04:00
|
|
|
pcihost = PCI_HOST_BRIDGE(dev);
|
2012-03-28 18:34:12 +04:00
|
|
|
object_property_add_child(qdev_get_machine(), "raven", OBJECT(dev), NULL);
|
2012-03-27 20:38:46 +04:00
|
|
|
qdev_init_nofail(dev);
|
2012-01-03 05:42:46 +04:00
|
|
|
pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
|
|
|
|
if (pci_bus == NULL) {
|
hw/ppc: Replace fprintf(stderr, "*\n" with error_report()
Replace a large number of the fprintf(stderr, "*\n" calls with
error_report(). The functions were renamed with these commands and then
compiler issues where manually fixed.
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N;N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
find ./* -type f -exec sed -i \
'N; {s|fprintf(stderr, "\(.*\)\\n"\(.*\));|error_report("\1"\2);|Ig}' \
{} +
Some lines were then manually tweaked to pass checkpatch and some curly
braces were added to match QEMU style.
Signed-off-by: Alistair Francis <alistair.francis@xilinx.com>
Cc: qemu-ppc@nongnu.org
Conversions that aren't followed by exit() dropped, because they might
be inappropriate.
Also trim trailing punctuation from error messages.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Message-Id: <20180203084315.20497-10-armbru@redhat.com>
2018-02-03 11:43:10 +03:00
|
|
|
error_report("Couldn't create PCI host controller");
|
2012-01-03 05:42:46 +04:00
|
|
|
exit(1);
|
|
|
|
}
|
2014-03-18 02:00:20 +04:00
|
|
|
sysctrl->contiguous_map_irq = qdev_get_gpio_in(dev, 0);
|
2012-01-03 05:42:46 +04:00
|
|
|
|
2012-01-09 05:04:05 +04:00
|
|
|
/* PCI -> ISA bridge */
|
|
|
|
pci = pci_create_simple(pci_bus, PCI_DEVFN(1, 0), "i82378");
|
2013-05-30 00:29:20 +04:00
|
|
|
cpu = POWERPC_CPU(first_cpu);
|
2012-01-09 05:04:05 +04:00
|
|
|
qdev_connect_gpio_out(&pci->qdev, 0,
|
2013-05-30 00:29:20 +04:00
|
|
|
cpu->env.irq_inputs[PPC6xx_INPUT_INT]);
|
2012-01-09 05:04:05 +04:00
|
|
|
sysbus_connect_irq(&pcihost->busdev, 0, qdev_get_gpio_in(&pci->qdev, 9));
|
|
|
|
sysbus_connect_irq(&pcihost->busdev, 1, qdev_get_gpio_in(&pci->qdev, 11));
|
|
|
|
sysbus_connect_irq(&pcihost->busdev, 2, qdev_get_gpio_in(&pci->qdev, 9));
|
|
|
|
sysbus_connect_irq(&pcihost->busdev, 3, qdev_get_gpio_in(&pci->qdev, 11));
|
2013-06-07 16:11:07 +04:00
|
|
|
isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci), "isa.0"));
|
2012-01-09 05:04:05 +04:00
|
|
|
|
2012-04-15 00:48:36 +04:00
|
|
|
/* Super I/O (parallel + serial ports) */
|
2018-03-09 01:39:26 +03:00
|
|
|
isa = isa_create(isa_bus, TYPE_PC87312_SUPERIO);
|
2013-06-07 15:49:13 +04:00
|
|
|
dev = DEVICE(isa);
|
|
|
|
qdev_prop_set_uint8(dev, "config", 13); /* fdc, ser0, ser1, par0 */
|
|
|
|
qdev_init_nofail(dev);
|
2012-04-15 00:48:36 +04:00
|
|
|
|
2004-04-13 00:39:29 +04:00
|
|
|
/* init basic PC hardware */
|
2010-10-15 13:45:13 +04:00
|
|
|
pci_vga_init(pci_bus);
|
2004-04-13 00:39:29 +04:00
|
|
|
|
|
|
|
nb_nics1 = nb_nics;
|
|
|
|
if (nb_nics1 > NE2000_NB_MAX)
|
|
|
|
nb_nics1 = NE2000_NB_MAX;
|
|
|
|
for(i = 0; i < nb_nics1; i++) {
|
2009-01-09 16:10:41 +03:00
|
|
|
if (nd_table[i].model == NULL) {
|
2018-12-14 01:37:37 +03:00
|
|
|
nd_table[i].model = g_strdup("ne2k_isa");
|
2009-01-09 16:10:41 +03:00
|
|
|
}
|
|
|
|
if (strcmp(nd_table[i].model, "ne2k_isa") == 0) {
|
2011-12-16 01:09:51 +04:00
|
|
|
isa_ne2000_init(isa_bus, ne2000_io[i], ne2000_irq[i],
|
|
|
|
&nd_table[i]);
|
2006-02-05 07:14:41 +03:00
|
|
|
} else {
|
2013-06-06 12:48:51 +04:00
|
|
|
pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
|
2006-02-05 07:14:41 +03:00
|
|
|
}
|
2004-04-13 00:39:29 +04:00
|
|
|
}
|
|
|
|
|
2014-10-01 22:19:27 +04:00
|
|
|
ide_drive_get(hd, ARRAY_SIZE(hd));
|
2011-02-21 17:53:05 +03:00
|
|
|
for(i = 0; i < MAX_IDE_BUS; i++) {
|
2011-12-16 01:09:51 +04:00
|
|
|
isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
|
2007-12-02 07:51:10 +03:00
|
|
|
hd[2 * i],
|
2018-12-14 01:37:37 +03:00
|
|
|
hd[2 * i + 1]);
|
2004-04-13 00:39:29 +04:00
|
|
|
}
|
2010-05-22 12:00:52 +04:00
|
|
|
|
2013-05-30 00:29:20 +04:00
|
|
|
cpu = POWERPC_CPU(first_cpu);
|
|
|
|
sysctrl->reset_irq = cpu->env.irq_inputs[PPC6xx_INPUT_HRESET];
|
2013-06-22 10:06:58 +04:00
|
|
|
|
2014-04-29 17:38:39 +04:00
|
|
|
portio_list_init(&prep_port_list, NULL, prep_portio_list, sysctrl, "prep");
|
|
|
|
portio_list_add(&prep_port_list, isa_address_space_io(isa), 0x0);
|
2013-06-22 10:06:58 +04:00
|
|
|
|
2018-08-02 17:44:28 +03:00
|
|
|
/*
|
|
|
|
* PowerPC control and status register group: unimplemented,
|
|
|
|
* would be at address 0xFEFF0000.
|
|
|
|
*/
|
2004-04-13 00:39:29 +04:00
|
|
|
|
2016-06-08 23:50:25 +03:00
|
|
|
if (machine_usb(machine)) {
|
2012-03-07 18:06:32 +04:00
|
|
|
pci_create_simple(pci_bus, -1, "pci-ohci");
|
2006-05-21 20:30:15 +04:00
|
|
|
}
|
|
|
|
|
2015-03-03 01:23:27 +03:00
|
|
|
m48t59 = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 2000, 59);
|
2007-10-29 02:42:18 +03:00
|
|
|
if (m48t59 == NULL)
|
2004-05-27 02:55:16 +04:00
|
|
|
return;
|
2007-10-29 02:42:18 +03:00
|
|
|
sysctrl->nvram = m48t59;
|
2004-05-27 02:55:16 +04:00
|
|
|
|
|
|
|
/* Initialise NVRAM */
|
2015-03-03 01:23:27 +03:00
|
|
|
PPC_NVRAM_set_params(m48t59, NVRAM_SIZE, "PREP", ram_size,
|
|
|
|
ppc_boot_device,
|
2004-05-27 02:55:16 +04:00
|
|
|
kernel_base, kernel_size,
|
2004-06-21 20:55:53 +04:00
|
|
|
kernel_cmdline,
|
2004-05-27 02:55:16 +04:00
|
|
|
initrd_base, initrd_size,
|
|
|
|
/* XXX: need an option to load a NVRAM image */
|
2004-06-21 20:55:53 +04:00
|
|
|
0,
|
|
|
|
graphic_width, graphic_height, graphic_depth);
|
2004-04-13 00:39:29 +04:00
|
|
|
}
|
2005-06-05 19:17:28 +04:00
|
|
|
|
2015-09-04 21:37:08 +03:00
|
|
|
static void prep_machine_init(MachineClass *mc)
|
2009-05-21 03:38:09 +04:00
|
|
|
{
|
2018-08-09 23:40:10 +03:00
|
|
|
mc->deprecation_reason = "use 40p machine type instead";
|
2015-09-04 21:37:08 +03:00
|
|
|
mc->desc = "PowerPC PREP platform";
|
|
|
|
mc->init = ppc_prep_init;
|
2017-02-15 13:05:40 +03:00
|
|
|
mc->block_default_type = IF_IDE;
|
2015-09-04 21:37:08 +03:00
|
|
|
mc->max_cpus = MAX_CPUS;
|
|
|
|
mc->default_boot_order = "cad";
|
2017-10-09 22:50:57 +03:00
|
|
|
mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("602");
|
2018-07-06 10:51:55 +03:00
|
|
|
mc->default_display = "std";
|
2009-05-21 03:38:09 +04:00
|
|
|
}
|
|
|
|
|
2017-01-07 18:23:43 +03:00
|
|
|
static int prep_set_cmos_checksum(DeviceState *dev, void *opaque)
|
|
|
|
{
|
|
|
|
uint16_t checksum = *(uint16_t *)opaque;
|
|
|
|
ISADevice *rtc;
|
|
|
|
|
2019-05-05 18:28:37 +03:00
|
|
|
if (object_dynamic_cast(OBJECT(dev), TYPE_MC146818_RTC)) {
|
2017-01-07 18:23:43 +03:00
|
|
|
rtc = ISA_DEVICE(dev);
|
|
|
|
rtc_set_memory(rtc, 0x2e, checksum & 0xff);
|
|
|
|
rtc_set_memory(rtc, 0x3e, checksum & 0xff);
|
|
|
|
rtc_set_memory(rtc, 0x2f, checksum >> 8);
|
|
|
|
rtc_set_memory(rtc, 0x3f, checksum >> 8);
|
hw/timer/mc146818rtc: Fix introspection problem
There is currently a funny problem with the "mc146818rtc" device:
1) Start QEMU like this:
qemu-system-ppc64 -M pseries -S
2) At the HMP monitor, enter "info qom-tree". Note that there is an
entry for "/rtc (spapr-rtc)".
3) Introspect the mc146818rtc device like this:
device_add mc146818rtc,help
4) Run "info qom-tree" again. The "/rtc" entry is gone now!
The rtc_finalize() function of the mc146818rtc device has two bugs: First,
it tries to remove a "rtc" property, while the rtc_realizefn() added a
"rtc-time" property instead. And second, it should have been done in an
unrealize function, not in a finalize function, to avoid that this causes
problems during introspection.
But since adding aliases to the global machine state should not be done
from a device's realize function anyway, let's rather fix this issue
by moving the creation of the alias to the code that creates the device
(and thus is run from the machine init functions instead), i.e. the
mc146818_rtc_init() function for most machines. The prep machines are
special, since the mc146818rtc device is created here in the realize
function of the i82378 device. Since we certainly don't want to add the
alias there, we add it to some code that is called from the ibm_40p_init()
machine init function instead.
Since the alias is now only created during the machine init, we can remove
the object_property_del() completely.
Fixes: 654a36d857ff949e0d1989904b76f53fded9dc83
Reviewed-by: Markus Armbruster <armbru@redhat.com>
Signed-off-by: Thomas Huth <thuth@redhat.com>
Message-Id: <1534419358-10932-5-git-send-email-thuth@redhat.com>
Reviewed-by: Juan Quintela <quintela@redhat.com>
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2018-08-16 14:35:54 +03:00
|
|
|
|
|
|
|
object_property_add_alias(qdev_get_machine(), "rtc-time", OBJECT(rtc),
|
|
|
|
"date", NULL);
|
2017-01-07 18:23:43 +03:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ibm_40p_init(MachineState *machine)
|
|
|
|
{
|
|
|
|
CPUPPCState *env = NULL;
|
|
|
|
uint16_t cmos_checksum;
|
|
|
|
PowerPCCPU *cpu;
|
2018-09-19 20:21:01 +03:00
|
|
|
DeviceState *dev, *i82378_dev;
|
2018-08-10 15:04:18 +03:00
|
|
|
SysBusDevice *pcihost, *s;
|
2017-01-07 18:23:43 +03:00
|
|
|
Nvram *m48t59 = NULL;
|
|
|
|
PCIBus *pci_bus;
|
|
|
|
ISABus *isa_bus;
|
|
|
|
void *fw_cfg;
|
|
|
|
int i;
|
|
|
|
uint32_t kernel_base = 0, initrd_base = 0;
|
|
|
|
long kernel_size = 0, initrd_size = 0;
|
|
|
|
char boot_device;
|
|
|
|
|
|
|
|
/* init CPU */
|
2017-10-09 22:50:57 +03:00
|
|
|
cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
|
2017-01-07 18:23:43 +03:00
|
|
|
env = &cpu->env;
|
|
|
|
if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
|
|
|
|
error_report("only 6xx bus is supported on this machine");
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (env->flags & POWERPC_FLAG_RTC_CLK) {
|
|
|
|
/* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
|
|
|
|
cpu_ppc_tb_init(env, 7812500UL);
|
|
|
|
} else {
|
|
|
|
/* Set time-base frequency to 100 Mhz */
|
|
|
|
cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
|
|
|
|
}
|
|
|
|
qemu_register_reset(ppc_prep_reset, cpu);
|
|
|
|
|
|
|
|
/* PCI host */
|
|
|
|
dev = qdev_create(NULL, "raven-pcihost");
|
|
|
|
if (!bios_name) {
|
2018-09-08 19:14:21 +03:00
|
|
|
bios_name = "openbios-ppc";
|
2017-01-07 18:23:43 +03:00
|
|
|
}
|
|
|
|
qdev_prop_set_string(dev, "bios-name", bios_name);
|
|
|
|
qdev_prop_set_uint32(dev, "elf-machine", PPC_ELF_MACHINE);
|
|
|
|
pcihost = SYS_BUS_DEVICE(dev);
|
|
|
|
object_property_add_child(qdev_get_machine(), "raven", OBJECT(dev), NULL);
|
|
|
|
qdev_init_nofail(dev);
|
|
|
|
pci_bus = PCI_BUS(qdev_get_child_bus(dev, "pci.0"));
|
|
|
|
if (!pci_bus) {
|
|
|
|
error_report("could not create PCI host controller");
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* PCI -> ISA bridge */
|
2018-09-19 20:21:01 +03:00
|
|
|
i82378_dev = DEVICE(pci_create_simple(pci_bus, PCI_DEVFN(11, 0), "i82378"));
|
|
|
|
qdev_connect_gpio_out(i82378_dev, 0,
|
2017-01-07 18:23:43 +03:00
|
|
|
cpu->env.irq_inputs[PPC6xx_INPUT_INT]);
|
2018-09-19 20:21:01 +03:00
|
|
|
sysbus_connect_irq(pcihost, 0, qdev_get_gpio_in(i82378_dev, 15));
|
|
|
|
isa_bus = ISA_BUS(qdev_get_child_bus(i82378_dev, "isa.0"));
|
2017-01-07 18:23:43 +03:00
|
|
|
|
|
|
|
/* Memory controller */
|
|
|
|
dev = DEVICE(isa_create(isa_bus, "rs6000-mc"));
|
|
|
|
qdev_prop_set_uint32(dev, "ram-size", machine->ram_size);
|
|
|
|
qdev_init_nofail(dev);
|
|
|
|
|
2019-05-05 18:28:38 +03:00
|
|
|
/* RTC */
|
2019-05-05 18:28:39 +03:00
|
|
|
dev = DEVICE(isa_create(isa_bus, TYPE_MC146818_RTC));
|
|
|
|
qdev_prop_set_int32(dev, "base_year", 1900);
|
|
|
|
qdev_init_nofail(dev);
|
2019-05-05 18:28:38 +03:00
|
|
|
|
2017-01-07 18:23:43 +03:00
|
|
|
/* initialize CMOS checksums */
|
|
|
|
cmos_checksum = 0x6aa9;
|
|
|
|
qbus_walk_children(BUS(isa_bus), prep_set_cmos_checksum, NULL, NULL, NULL,
|
|
|
|
&cmos_checksum);
|
|
|
|
|
|
|
|
/* add some more devices */
|
|
|
|
if (defaults_enabled()) {
|
|
|
|
m48t59 = NVRAM(isa_create_simple(isa_bus, "isa-m48t59"));
|
|
|
|
|
|
|
|
dev = DEVICE(isa_create(isa_bus, "cs4231a"));
|
|
|
|
qdev_prop_set_uint32(dev, "iobase", 0x830);
|
|
|
|
qdev_prop_set_uint32(dev, "irq", 10);
|
|
|
|
qdev_init_nofail(dev);
|
|
|
|
|
|
|
|
dev = DEVICE(isa_create(isa_bus, "pc87312"));
|
|
|
|
qdev_prop_set_uint32(dev, "config", 12);
|
|
|
|
qdev_init_nofail(dev);
|
|
|
|
|
|
|
|
dev = DEVICE(isa_create(isa_bus, "prep-systemio"));
|
|
|
|
qdev_prop_set_uint32(dev, "ibm-planar-id", 0xfc);
|
|
|
|
qdev_prop_set_uint32(dev, "equipment", 0xc0);
|
|
|
|
qdev_init_nofail(dev);
|
|
|
|
|
2018-09-19 20:20:58 +03:00
|
|
|
dev = DEVICE(pci_create_simple(pci_bus, PCI_DEVFN(1, 0),
|
|
|
|
"lsi53c810"));
|
|
|
|
lsi53c8xx_handle_legacy_cmdline(dev);
|
2018-09-19 20:21:01 +03:00
|
|
|
qdev_connect_gpio_out(dev, 0, qdev_get_gpio_in(i82378_dev, 13));
|
2017-01-07 18:23:43 +03:00
|
|
|
|
|
|
|
/* XXX: s3-trio at PCI_DEVFN(2, 0) */
|
|
|
|
pci_vga_init(pci_bus);
|
|
|
|
|
|
|
|
for (i = 0; i < nb_nics; i++) {
|
|
|
|
pci_nic_init_nofail(&nd_table[i], pci_bus, "pcnet",
|
|
|
|
i == 0 ? "3" : NULL);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Prepare firmware configuration for OpenBIOS */
|
2018-08-10 15:04:18 +03:00
|
|
|
dev = qdev_create(NULL, TYPE_FW_CFG_MEM);
|
|
|
|
fw_cfg = FW_CFG(dev);
|
|
|
|
qdev_prop_set_uint32(dev, "data_width", 1);
|
|
|
|
qdev_prop_set_bit(dev, "dma_enabled", false);
|
|
|
|
object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG,
|
|
|
|
OBJECT(fw_cfg), NULL);
|
|
|
|
qdev_init_nofail(dev);
|
|
|
|
s = SYS_BUS_DEVICE(dev);
|
|
|
|
sysbus_mmio_map(s, 0, CFG_ADDR);
|
|
|
|
sysbus_mmio_map(s, 1, CFG_ADDR + 2);
|
2017-01-07 18:23:43 +03:00
|
|
|
|
|
|
|
if (machine->kernel_filename) {
|
|
|
|
/* load kernel */
|
|
|
|
kernel_base = KERNEL_LOAD_ADDR;
|
|
|
|
kernel_size = load_image_targphys(machine->kernel_filename,
|
|
|
|
kernel_base,
|
|
|
|
machine->ram_size - kernel_base);
|
|
|
|
if (kernel_size < 0) {
|
|
|
|
error_report("could not load kernel '%s'",
|
|
|
|
machine->kernel_filename);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
|
|
|
|
/* load initrd */
|
|
|
|
if (machine->initrd_filename) {
|
|
|
|
initrd_base = INITRD_LOAD_ADDR;
|
|
|
|
initrd_size = load_image_targphys(machine->initrd_filename,
|
|
|
|
initrd_base,
|
|
|
|
machine->ram_size - initrd_base);
|
|
|
|
if (initrd_size < 0) {
|
|
|
|
error_report("could not load initial ram disk '%s'",
|
|
|
|
machine->initrd_filename);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
|
|
|
|
}
|
|
|
|
if (machine->kernel_cmdline && *machine->kernel_cmdline) {
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
|
|
|
|
pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
|
|
|
|
machine->kernel_cmdline);
|
|
|
|
fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA,
|
|
|
|
machine->kernel_cmdline);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
|
|
|
|
strlen(machine->kernel_cmdline) + 1);
|
|
|
|
}
|
|
|
|
boot_device = 'm';
|
|
|
|
} else {
|
|
|
|
boot_device = machine->boot_order[0];
|
|
|
|
}
|
|
|
|
|
2019-05-18 23:54:22 +03:00
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)machine->smp.max_cpus);
|
2017-01-07 18:23:43 +03:00
|
|
|
fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)machine->ram_size);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_PREP);
|
|
|
|
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
|
|
|
|
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
|
|
|
|
if (kvm_enabled()) {
|
|
|
|
uint8_t *hypercall;
|
|
|
|
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, kvmppc_get_tbfreq());
|
|
|
|
hypercall = g_malloc(16);
|
|
|
|
kvmppc_get_hypercall(env, hypercall, 16);
|
|
|
|
fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
|
|
|
|
} else {
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, NANOSECONDS_PER_SECOND);
|
|
|
|
}
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device);
|
|
|
|
qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
|
|
|
|
|
|
|
|
/* Prepare firmware configuration for Open Hack'Ware */
|
|
|
|
if (m48t59) {
|
|
|
|
PPC_NVRAM_set_params(m48t59, NVRAM_SIZE, "PREP", ram_size,
|
|
|
|
boot_device,
|
|
|
|
kernel_base, kernel_size,
|
|
|
|
machine->kernel_cmdline,
|
|
|
|
initrd_base, initrd_size,
|
|
|
|
/* XXX: need an option to load a NVRAM image */
|
|
|
|
0,
|
|
|
|
graphic_width, graphic_height, graphic_depth);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ibm_40p_machine_init(MachineClass *mc)
|
|
|
|
{
|
|
|
|
mc->desc = "IBM RS/6000 7020 (40p)",
|
|
|
|
mc->init = ibm_40p_init;
|
|
|
|
mc->max_cpus = 1;
|
2018-06-25 15:41:57 +03:00
|
|
|
mc->default_ram_size = 128 * MiB;
|
2017-01-07 18:23:43 +03:00
|
|
|
mc->block_default_type = IF_SCSI;
|
|
|
|
mc->default_boot_order = "c";
|
2017-10-09 22:50:57 +03:00
|
|
|
mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("604");
|
2018-07-06 10:51:55 +03:00
|
|
|
mc->default_display = "std";
|
2017-01-07 18:23:43 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
DEFINE_MACHINE("40p", ibm_40p_machine_init)
|
2015-09-04 21:37:08 +03:00
|
|
|
DEFINE_MACHINE("prep", prep_machine_init)
|