2001-10-03 17:10:38 +04:00
|
|
|
/////////////////////////////////////////////////////////////////////////
|
2008-06-23 06:56:31 +04:00
|
|
|
// $Id: instrument.h,v 1.26 2008-06-23 02:56:31 sshwarts Exp $
|
2001-10-03 17:10:38 +04:00
|
|
|
/////////////////////////////////////////////////////////////////////////
|
|
|
|
//
|
2001-06-28 23:48:37 +04:00
|
|
|
// Copyright (C) 2001 MandrakeSoft S.A.
|
|
|
|
//
|
|
|
|
// MandrakeSoft S.A.
|
|
|
|
// 43, rue d'Aboukir
|
|
|
|
// 75002 Paris - France
|
|
|
|
// http://www.linux-mandrake.com/
|
|
|
|
// http://www.mandrakesoft.com/
|
|
|
|
//
|
|
|
|
// This library is free software; you can redistribute it and/or
|
|
|
|
// modify it under the terms of the GNU Lesser General Public
|
|
|
|
// License as published by the Free Software Foundation; either
|
|
|
|
// version 2 of the License, or (at your option) any later version.
|
|
|
|
//
|
|
|
|
// This library is distributed in the hope that it will be useful,
|
|
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
// Lesser General Public License for more details.
|
|
|
|
//
|
|
|
|
// You should have received a copy of the GNU Lesser General Public
|
|
|
|
// License along with this library; if not, write to the Free Software
|
|
|
|
// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
|
|
|
|
|
|
|
|
// possible types passed to BX_INSTR_TLB_CNTRL()
|
2002-09-29 20:50:29 +04:00
|
|
|
#define BX_INSTR_MOV_CR3 10
|
|
|
|
#define BX_INSTR_INVLPG 11
|
|
|
|
#define BX_INSTR_TASKSWITCH 12
|
2001-06-28 23:48:37 +04:00
|
|
|
|
|
|
|
// possible types passed to BX_INSTR_CACHE_CNTRL()
|
2002-09-29 20:50:29 +04:00
|
|
|
#define BX_INSTR_INVD 20
|
|
|
|
#define BX_INSTR_WBINVD 21
|
2001-06-28 23:48:37 +04:00
|
|
|
|
2008-01-18 11:56:57 +03:00
|
|
|
// possible types passed to BX_INSTR_FAR_BRANCH()
|
|
|
|
#define BX_INSTR_IS_CALL 10
|
|
|
|
#define BX_INSTR_IS_RET 11
|
|
|
|
#define BX_INSTR_IS_IRET 12
|
|
|
|
#define BX_INSTR_IS_JMP 13
|
|
|
|
#define BX_INSTR_IS_INT 14
|
|
|
|
#define BX_INSTR_IS_SYSCALL 15
|
|
|
|
#define BX_INSTR_IS_SYSRET 16
|
|
|
|
#define BX_INSTR_IS_SYSENTER 17
|
|
|
|
#define BX_INSTR_IS_SYSEXIT 18
|
2001-06-28 23:48:37 +04:00
|
|
|
|
2008-01-18 11:56:57 +03:00
|
|
|
// possible types passed to BX_INSTR_PREFETCH_HINT()
|
|
|
|
#define BX_INSTR_PREFETCH_NTA 0
|
|
|
|
#define BX_INSTR_PREFETCH_T0 1
|
|
|
|
#define BX_INSTR_PREFETCH_T1 2
|
|
|
|
#define BX_INSTR_PREFETCH_T2 3
|
2002-10-16 21:37:35 +04:00
|
|
|
|
2001-06-28 23:48:37 +04:00
|
|
|
|
2002-09-29 20:50:29 +04:00
|
|
|
#if BX_INSTRUMENTATION
|
|
|
|
|
|
|
|
class bxInstruction_c;
|
|
|
|
|
|
|
|
// maximum size of an instruction
|
|
|
|
#define MAX_OPCODE_SIZE 16
|
|
|
|
|
|
|
|
// maximum physical addresses an instruction can generate
|
|
|
|
#define MAX_DATA_ACCESSES 1024
|
|
|
|
|
|
|
|
class bxInstrumentation {
|
|
|
|
public:
|
|
|
|
|
2002-10-25 15:44:41 +04:00
|
|
|
bx_bool valid; // is current instruction valid
|
|
|
|
bx_bool active; // is active
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
unsigned cpu_id;
|
|
|
|
|
|
|
|
/* decoding */
|
|
|
|
unsigned opcode_size;
|
|
|
|
Bit8u opcode[MAX_OPCODE_SIZE];
|
2005-11-14 21:25:41 +03:00
|
|
|
bx_bool is32, is64;
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* memory accesses */
|
|
|
|
unsigned num_data_accesses;
|
|
|
|
struct {
|
2007-12-14 00:53:55 +03:00
|
|
|
bx_address laddr; // linear address
|
|
|
|
bx_phy_address paddr; // physical address
|
|
|
|
unsigned op; // BX_READ, BX_WRITE or BX_RW
|
|
|
|
unsigned size; // 1 .. 8
|
2002-09-29 20:50:29 +04:00
|
|
|
} data_access[MAX_DATA_ACCESSES];
|
|
|
|
|
|
|
|
/* branch resolution and target */
|
2002-10-25 15:44:41 +04:00
|
|
|
bx_bool is_branch;
|
|
|
|
bx_bool is_taken;
|
2002-09-29 20:50:29 +04:00
|
|
|
bx_address target_linear;
|
|
|
|
|
|
|
|
public:
|
|
|
|
bxInstrumentation(): valid(0), active(0) {}
|
|
|
|
|
|
|
|
void set_cpu_id(unsigned cpu) { cpu_id = cpu; }
|
2008-02-06 01:57:43 +03:00
|
|
|
|
2002-09-29 20:50:29 +04:00
|
|
|
void activate() { active = 1; }
|
|
|
|
void deactivate() { active = 0; }
|
2006-01-16 22:47:18 +03:00
|
|
|
void toggle_active() { active = !active; }
|
2008-02-06 01:57:43 +03:00
|
|
|
bx_bool is_active() const { return active; }
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
void bx_instr_reset();
|
|
|
|
void bx_instr_new_instruction();
|
|
|
|
|
|
|
|
void bx_instr_cnear_branch_taken(bx_address new_eip);
|
|
|
|
void bx_instr_cnear_branch_not_taken();
|
|
|
|
void bx_instr_ucnear_branch(unsigned what, bx_address new_eip);
|
|
|
|
void bx_instr_far_branch(unsigned what, Bit16u new_cs, bx_address new_eip);
|
|
|
|
|
2008-03-03 18:09:30 +03:00
|
|
|
void bx_instr_opcode(const Bit8u *opcode, unsigned len, bx_bool is32, bx_bool is64);
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
void bx_instr_interrupt(unsigned vector);
|
|
|
|
void bx_instr_exception(unsigned vector);
|
|
|
|
void bx_instr_hwinterrupt(unsigned vector, Bit16u cs, bx_address eip);
|
|
|
|
|
2008-04-19 14:12:09 +04:00
|
|
|
void bx_instr_mem_data_access(unsigned seg, bx_address offset, unsigned len, unsigned rw);
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
private:
|
|
|
|
void branch_taken(bx_address new_eip);
|
|
|
|
};
|
|
|
|
|
2006-01-16 22:47:18 +03:00
|
|
|
void bx_instr_init(unsigned cpu);
|
|
|
|
|
|
|
|
extern bxInstrumentation *icpu;
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* simulation init, shutdown, reset */
|
2006-01-16 22:47:18 +03:00
|
|
|
# define BX_INSTR_INIT(cpu_id) bx_instr_init(cpu_id);
|
2008-04-16 01:27:11 +04:00
|
|
|
# define BX_INSTR_EXIT(cpu_id)
|
2002-09-29 20:50:29 +04:00
|
|
|
# define BX_INSTR_RESET(cpu_id) icpu[cpu_id].bx_instr_reset()
|
2005-07-07 22:40:35 +04:00
|
|
|
# define BX_INSTR_HLT(cpu_id)
|
2007-12-14 00:41:32 +03:00
|
|
|
# define BX_INSTR_MWAIT(cpu_id, addr, len, flags)
|
|
|
|
|
2002-09-29 20:50:29 +04:00
|
|
|
# define BX_INSTR_NEW_INSTRUCTION(cpu_id) icpu[cpu_id].bx_instr_new_instruction()
|
|
|
|
|
|
|
|
/* called from command line debugger */
|
2008-02-06 01:57:43 +03:00
|
|
|
# define BX_INSTR_DEBUG_PROMPT()
|
|
|
|
# define BX_INSTR_START()
|
|
|
|
# define BX_INSTR_STOP()
|
|
|
|
# define BX_INSTR_PRINT()
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* branch resoultion */
|
|
|
|
# define BX_INSTR_CNEAR_BRANCH_TAKEN(cpu_id, new_eip) icpu[cpu_id].bx_instr_cnear_branch_taken(new_eip)
|
|
|
|
# define BX_INSTR_CNEAR_BRANCH_NOT_TAKEN(cpu_id) icpu[cpu_id].bx_instr_cnear_branch_not_taken()
|
|
|
|
# define BX_INSTR_UCNEAR_BRANCH(cpu_id, what, new_eip) icpu[cpu_id].bx_instr_ucnear_branch(what, new_eip)
|
|
|
|
# define BX_INSTR_FAR_BRANCH(cpu_id, what, new_cs, new_eip) icpu[cpu_id].bx_instr_far_branch(what, new_cs, new_eip)
|
|
|
|
|
|
|
|
/* decoding completed */
|
2005-11-14 21:25:41 +03:00
|
|
|
# define BX_INSTR_OPCODE(cpu_id, opcode, len, is32, is64) \
|
|
|
|
icpu[cpu_id].bx_instr_opcode(opcode, len, is32, is64)
|
2008-06-23 06:56:31 +04:00
|
|
|
# define BX_INSTR_FETCH_DECODE_COMPLETED(cpu_id, i)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* exceptional case and interrupt */
|
|
|
|
# define BX_INSTR_EXCEPTION(cpu_id, vector) icpu[cpu_id].bx_instr_exception(vector)
|
|
|
|
# define BX_INSTR_INTERRUPT(cpu_id, vector) icpu[cpu_id].bx_instr_interrupt(vector)
|
|
|
|
# define BX_INSTR_HWINTERRUPT(cpu_id, vector, cs, eip) icpu[cpu_id].bx_instr_hwinterrupt(vector, cs, eip)
|
|
|
|
|
|
|
|
/* TLB/CACHE control instruction executed */
|
2008-01-17 01:54:46 +03:00
|
|
|
# define BX_INSTR_CLFLUSH(cpu_id, laddr, paddr)
|
2002-09-29 20:50:29 +04:00
|
|
|
# define BX_INSTR_CACHE_CNTRL(cpu_id, what)
|
2007-12-14 00:53:55 +03:00
|
|
|
# define BX_INSTR_TLB_CNTRL(cpu_id, what, new_cr3)
|
2002-10-16 21:37:35 +04:00
|
|
|
# define BX_INSTR_PREFETCH_HINT(cpu_id, what, seg, offset)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
2003-10-09 23:05:13 +04:00
|
|
|
/* execution */
|
2005-03-17 23:50:57 +03:00
|
|
|
# define BX_INSTR_BEFORE_EXECUTION(cpu_id, i)
|
|
|
|
# define BX_INSTR_AFTER_EXECUTION(cpu_id, i)
|
|
|
|
# define BX_INSTR_REPEAT_ITERATION(cpu_id, i)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* memory access */
|
2007-12-14 00:30:05 +03:00
|
|
|
# define BX_INSTR_LIN_ACCESS(cpu_id, lin, phy, len, rw)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
2008-04-19 14:12:09 +04:00
|
|
|
# define BX_INSTR_MEM_DATA_ACCESS(cpu_id, seg, offset, len, rw) \
|
|
|
|
icpu[cpu_id].bx_instr_mem_data_access(seg, offset, len, rw)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* called from memory object */
|
2003-02-13 18:04:11 +03:00
|
|
|
# define BX_INSTR_PHY_WRITE(cpu_id, addr, len)
|
|
|
|
# define BX_INSTR_PHY_READ(cpu_id, addr, len)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* feedback from device units */
|
2001-06-28 23:48:37 +04:00
|
|
|
# define BX_INSTR_INP(addr, len)
|
|
|
|
# define BX_INSTR_INP2(addr, len, val)
|
|
|
|
# define BX_INSTR_OUTP(addr, len)
|
|
|
|
# define BX_INSTR_OUTP2(addr, len, val)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
2005-03-17 23:50:57 +03:00
|
|
|
/* wrmsr callback */
|
|
|
|
# define BX_INSTR_WRMSR(cpu_id, addr, value)
|
|
|
|
|
2008-02-06 01:57:43 +03:00
|
|
|
#else
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* simulation init, shutdown, reset */
|
|
|
|
# define BX_INSTR_INIT(cpu_id)
|
2008-04-16 01:27:11 +04:00
|
|
|
# define BX_INSTR_EXIT(cpu_id)
|
2002-09-29 20:50:29 +04:00
|
|
|
# define BX_INSTR_RESET(cpu_id)
|
2005-07-07 22:40:35 +04:00
|
|
|
# define BX_INSTR_HLT(cpu_id)
|
2007-12-14 00:41:32 +03:00
|
|
|
# define BX_INSTR_MWAIT(cpu_id, addr, len, flags)
|
2002-09-29 20:50:29 +04:00
|
|
|
# define BX_INSTR_NEW_INSTRUCTION(cpu_id)
|
|
|
|
|
|
|
|
/* called from command line debugger */
|
2001-06-28 23:48:37 +04:00
|
|
|
# define BX_INSTR_DEBUG_PROMPT()
|
2002-09-29 20:50:29 +04:00
|
|
|
# define BX_INSTR_START()
|
|
|
|
# define BX_INSTR_STOP()
|
|
|
|
# define BX_INSTR_PRINT()
|
|
|
|
|
|
|
|
/* branch resoultion */
|
|
|
|
# define BX_INSTR_CNEAR_BRANCH_TAKEN(cpu_id, new_eip)
|
|
|
|
# define BX_INSTR_CNEAR_BRANCH_NOT_TAKEN(cpu_id)
|
|
|
|
# define BX_INSTR_UCNEAR_BRANCH(cpu_id, what, new_eip)
|
|
|
|
# define BX_INSTR_FAR_BRANCH(cpu_id, what, new_cs, new_eip)
|
|
|
|
|
|
|
|
/* decoding completed */
|
2008-02-06 01:57:43 +03:00
|
|
|
# define BX_INSTR_OPCODE(cpu_id, opcode, len, is32, is64)
|
2002-09-29 20:50:29 +04:00
|
|
|
# define BX_INSTR_FETCH_DECODE_COMPLETED(cpu_id, i)
|
2008-02-06 01:57:43 +03:00
|
|
|
|
2002-09-29 20:50:29 +04:00
|
|
|
/* exceptional case and interrupt */
|
|
|
|
# define BX_INSTR_EXCEPTION(cpu_id, vector)
|
|
|
|
# define BX_INSTR_INTERRUPT(cpu_id, vector)
|
|
|
|
# define BX_INSTR_HWINTERRUPT(cpu_id, vector, cs, eip)
|
|
|
|
|
|
|
|
/* TLB/CACHE control instruction executed */
|
2008-01-17 01:54:46 +03:00
|
|
|
# define BX_INSTR_CLFLUSH(cpu_id, laddr, paddr)
|
2002-09-29 20:50:29 +04:00
|
|
|
# define BX_INSTR_CACHE_CNTRL(cpu_id, what)
|
2007-12-14 00:53:55 +03:00
|
|
|
# define BX_INSTR_TLB_CNTRL(cpu_id, what, new_cr3)
|
2002-10-16 21:37:35 +04:00
|
|
|
# define BX_INSTR_PREFETCH_HINT(cpu_id, what, seg, offset)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
2003-10-09 23:05:13 +04:00
|
|
|
/* execution */
|
2005-03-17 23:50:57 +03:00
|
|
|
# define BX_INSTR_BEFORE_EXECUTION(cpu_id, i)
|
|
|
|
# define BX_INSTR_AFTER_EXECUTION(cpu_id, i)
|
|
|
|
# define BX_INSTR_REPEAT_ITERATION(cpu_id, i)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* memory access */
|
2007-12-14 00:30:05 +03:00
|
|
|
# define BX_INSTR_LIN_ACCESS(cpu_id, lin, phy, len, rw)
|
2001-06-28 23:48:37 +04:00
|
|
|
|
2007-12-14 00:30:05 +03:00
|
|
|
/* memory access */
|
2008-04-19 14:12:09 +04:00
|
|
|
# define BX_INSTR_MEM_DATA_ACCESS(cpu_id, seg, offset, len, rw)
|
2001-06-28 23:48:37 +04:00
|
|
|
|
2002-09-29 20:50:29 +04:00
|
|
|
/* called from memory object */
|
2003-02-13 18:04:11 +03:00
|
|
|
# define BX_INSTR_PHY_WRITE(cpu_id, addr, len)
|
|
|
|
# define BX_INSTR_PHY_READ(cpu_id, addr, len)
|
2002-09-29 20:50:29 +04:00
|
|
|
|
|
|
|
/* feedback from device units */
|
|
|
|
# define BX_INSTR_INP(addr, len)
|
|
|
|
# define BX_INSTR_INP2(addr, len, val)
|
|
|
|
# define BX_INSTR_OUTP(addr, len)
|
|
|
|
# define BX_INSTR_OUTP2(addr, len, val)
|
2001-06-28 23:48:37 +04:00
|
|
|
|
2005-03-17 23:50:57 +03:00
|
|
|
/* wrmsr callback */
|
|
|
|
# define BX_INSTR_WRMSR(cpu_id, addr, value)
|
|
|
|
|
2008-02-06 01:57:43 +03:00
|
|
|
#endif
|