2001-10-03 17:10:38 +04:00
|
|
|
/////////////////////////////////////////////////////////////////////////
|
2005-06-21 21:01:21 +04:00
|
|
|
// $Id: data_xfer32.cc,v 1.35 2005-06-21 17:01:18 sshwarts Exp $
|
2001-10-03 17:10:38 +04:00
|
|
|
/////////////////////////////////////////////////////////////////////////
|
|
|
|
//
|
2001-04-10 06:20:02 +04:00
|
|
|
// Copyright (C) 2001 MandrakeSoft S.A.
|
2001-04-10 05:04:59 +04:00
|
|
|
//
|
|
|
|
// MandrakeSoft S.A.
|
|
|
|
// 43, rue d'Aboukir
|
|
|
|
// 75002 Paris - France
|
|
|
|
// http://www.linux-mandrake.com/
|
|
|
|
// http://www.mandrakesoft.com/
|
|
|
|
//
|
|
|
|
// This library is free software; you can redistribute it and/or
|
|
|
|
// modify it under the terms of the GNU Lesser General Public
|
|
|
|
// License as published by the Free Software Foundation; either
|
|
|
|
// version 2 of the License, or (at your option) any later version.
|
|
|
|
//
|
|
|
|
// This library is distributed in the hope that it will be useful,
|
|
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
// Lesser General Public License for more details.
|
|
|
|
//
|
|
|
|
// You should have received a copy of the GNU Lesser General Public
|
|
|
|
// License along with this library; if not, write to the Free Software
|
|
|
|
// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
2004-05-11 01:05:51 +04:00
|
|
|
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2001-05-24 22:46:34 +04:00
|
|
|
#define NEED_CPU_REG_SHORTCUTS 1
|
2001-04-10 05:04:59 +04:00
|
|
|
#include "bochs.h"
|
merge in BRANCH-io-cleanup.
To see the commit logs for this use either cvsweb or
cvs update -r BRANCH-io-cleanup and then 'cvs log' the various files.
In general this provides a generic interface for logging.
logfunctions:: is a class that is inherited by some classes, and also
. allocated as a standalone global called 'genlog'. All logging uses
. one of the ::info(), ::error(), ::ldebug(), ::panic() methods of this
. class through 'BX_INFO(), BX_ERROR(), BX_DEBUG(), BX_PANIC()' macros
. respectively.
.
. An example usage:
. BX_INFO(("Hello, World!\n"));
iofunctions:: is a class that is allocated once by default, and assigned
as the iofunction of each logfunctions instance. It is this class that
maintains the file descriptor and other output related code, at this
point using vfprintf(). At some future point, someone may choose to
write a gui 'console' for bochs to which messages would be redirected
simply by assigning a different iofunction class to the various logfunctions
objects.
More cleanup is coming, but this works for now. If you want to see alot
of debugging output, in main.cc, change onoff[LOGLEV_DEBUG]=0 to =1.
Comments, bugs, flames, to me: todd@fries.net
2001-05-15 18:49:57 +04:00
|
|
|
#define LOG_THIS BX_CPU_THIS_PTR
|
2001-04-10 05:04:59 +04:00
|
|
|
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::XCHG_ERXEAX(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2004-08-10 01:28:47 +04:00
|
|
|
Bit32u temp32 = EAX;
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2002-09-14 21:29:47 +04:00
|
|
|
#if BX_SUPPORT_X86_64
|
2002-09-21 03:17:51 +04:00
|
|
|
RAX = BX_CPU_THIS_PTR gen_reg[i->opcodeReg()].dword.erx;
|
|
|
|
BX_CPU_THIS_PTR gen_reg[i->opcodeReg()].dword.erx = temp32;
|
2002-09-14 21:29:47 +04:00
|
|
|
#else
|
2002-09-21 03:17:51 +04:00
|
|
|
EAX = BX_CPU_THIS_PTR gen_reg[i->opcodeReg()].dword.erx;
|
|
|
|
BX_CPU_THIS_PTR gen_reg[i->opcodeReg()].dword.erx = temp32;
|
2002-09-14 21:29:47 +04:00
|
|
|
#endif
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2004-08-14 00:00:03 +04:00
|
|
|
void BX_CPU_C::MOV_ERXId(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2004-11-26 23:21:28 +03:00
|
|
|
BX_WRITE_32BIT_REGZ(i->opcodeReg(), i->Id());
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOV_EEdGd(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2004-02-26 22:17:40 +03:00
|
|
|
write_virtual_dword(i->seg(), RMAddr(i), &BX_READ_32BIT_REG(i->nnn()));
|
2002-09-29 23:21:38 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOV_EGdGd(bxInstruction_c *i)
|
2002-09-29 23:21:38 +04:00
|
|
|
{
|
2004-02-26 22:17:40 +03:00
|
|
|
Bit32u op2_32 = BX_READ_32BIT_REG(i->nnn());
|
2003-05-08 21:56:48 +04:00
|
|
|
BX_WRITE_32BIT_REGZ(i->rm(), op2_32);
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOV_GdEGd(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2002-09-28 09:38:11 +04:00
|
|
|
// 2nd modRM operand Ex, is known to be a general register Gd.
|
2004-02-26 22:17:40 +03:00
|
|
|
Bit32u op2_32 = BX_READ_32BIT_REG(i->rm());
|
2003-05-08 21:56:48 +04:00
|
|
|
BX_WRITE_32BIT_REGZ(i->nnn(), op2_32);
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOV_GdEEd(bxInstruction_c *i)
|
2002-09-28 09:38:11 +04:00
|
|
|
{
|
|
|
|
// 2nd modRM operand Ex, is known to be a memory operand, Ed.
|
2004-02-26 22:17:40 +03:00
|
|
|
read_virtual_dword(i->seg(), RMAddr(i), &BX_READ_32BIT_REG(i->nnn()));
|
2004-11-02 23:39:45 +03:00
|
|
|
BX_CLEAR_64BIT_HIGH(i->nnn());
|
2002-09-28 09:38:11 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::LEA_GdM(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2002-09-20 07:52:59 +04:00
|
|
|
if (i->modC0()) {
|
2004-05-11 01:05:51 +04:00
|
|
|
BX_INFO(("LEA_GdM: op2 is a register"));
|
2001-04-10 05:04:59 +04:00
|
|
|
UndefinedOpcode(i);
|
2004-05-11 01:05:51 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2004-05-11 01:05:51 +04:00
|
|
|
/* write effective address of op2 in op1 */
|
|
|
|
BX_WRITE_32BIT_REGZ(i->nnn(), RMAddr(i));
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOV_EAXOd(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2005-06-21 21:01:21 +04:00
|
|
|
read_virtual_dword(i->seg(), i->Id(), &EAX);
|
2004-11-02 23:39:45 +03:00
|
|
|
BX_CLEAR_64BIT_HIGH(BX_64BIT_REG_RAX);
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOV_OdEAX(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2005-06-21 21:01:21 +04:00
|
|
|
write_virtual_dword(i->seg(), i->Id(), &EAX);
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOV_EdId(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2005-05-21 00:06:50 +04:00
|
|
|
Bit32u op2_32 = i->Id();
|
|
|
|
|
|
|
|
/* now write sum back to destination */
|
|
|
|
if (i->modC0()) {
|
|
|
|
BX_WRITE_32BIT_REGZ(i->rm(), op2_32);
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
write_virtual_dword(i->seg(), RMAddr(i), &op2_32);
|
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
#if BX_CPU_LEVEL >= 3
|
|
|
|
void BX_CPU_C::MOVZX_GdEb(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
|
|
|
Bit8u op2_8;
|
|
|
|
|
2002-09-20 07:52:59 +04:00
|
|
|
if (i->modC0()) {
|
2002-09-18 09:36:48 +04:00
|
|
|
op2_8 = BX_READ_8BIT_REGx(i->rm(),i->extend8bitL());
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
else {
|
|
|
|
/* pointer, segment address pair */
|
2002-09-18 09:36:48 +04:00
|
|
|
read_virtual_byte(i->seg(), RMAddr(i), &op2_8);
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
/* zero extend byte op2 into dword op1 */
|
|
|
|
BX_WRITE_32BIT_REGZ(i->nnn(), (Bit32u) op2_8);
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOVZX_GdEw(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
|
|
|
Bit16u op2_16;
|
|
|
|
|
2002-09-20 07:52:59 +04:00
|
|
|
if (i->modC0()) {
|
2002-09-18 02:50:53 +04:00
|
|
|
op2_16 = BX_READ_16BIT_REG(i->rm());
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
else {
|
|
|
|
/* pointer, segment address pair */
|
2002-09-18 09:36:48 +04:00
|
|
|
read_virtual_word(i->seg(), RMAddr(i), &op2_16);
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
/* zero extend word op2 into dword op1 */
|
|
|
|
BX_WRITE_32BIT_REGZ(i->nnn(), (Bit32u) op2_16);
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOVSX_GdEb(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
|
|
|
Bit8u op2_8;
|
|
|
|
|
2002-09-20 07:52:59 +04:00
|
|
|
if (i->modC0()) {
|
2002-09-18 09:36:48 +04:00
|
|
|
op2_8 = BX_READ_8BIT_REGx(i->rm(),i->extend8bitL());
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
else {
|
|
|
|
/* pointer, segment address pair */
|
2002-09-18 09:36:48 +04:00
|
|
|
read_virtual_byte(i->seg(), RMAddr(i), &op2_8);
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
/* sign extend byte op2 into dword op1 */
|
|
|
|
BX_WRITE_32BIT_REGZ(i->nnn(), (Bit8s) op2_8);
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::MOVSX_GdEw(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
|
|
|
Bit16u op2_16;
|
|
|
|
|
2002-09-20 07:52:59 +04:00
|
|
|
if (i->modC0()) {
|
2002-09-18 02:50:53 +04:00
|
|
|
op2_16 = BX_READ_16BIT_REG(i->rm());
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
else {
|
|
|
|
/* pointer, segment address pair */
|
2002-09-18 09:36:48 +04:00
|
|
|
read_virtual_word(i->seg(), RMAddr(i), &op2_16);
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
/* sign extend word op2 into dword op1 */
|
|
|
|
BX_WRITE_32BIT_REGZ(i->nnn(), (Bit16s) op2_16);
|
2001-04-10 05:04:59 +04:00
|
|
|
}
|
2005-05-21 00:06:50 +04:00
|
|
|
#endif
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::XCHG_EdGd(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
2005-05-21 00:06:50 +04:00
|
|
|
Bit32u op2_32, op1_32;
|
|
|
|
|
|
|
|
op2_32 = BX_READ_32BIT_REG(i->nnn());
|
|
|
|
|
|
|
|
/* op1_32 is a register or memory reference */
|
|
|
|
if (i->modC0()) {
|
|
|
|
op1_32 = BX_READ_32BIT_REG(i->rm());
|
|
|
|
BX_WRITE_32BIT_REGZ(i->rm(), op2_32);
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
/* pointer, segment address pair */
|
|
|
|
read_RMW_virtual_dword(i->seg(), RMAddr(i), &op1_32);
|
|
|
|
Write_RMW_virtual_dword(op2_32);
|
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
BX_WRITE_32BIT_REGZ(i->nnn(), op1_32);
|
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2005-05-21 00:06:50 +04:00
|
|
|
void BX_CPU_C::CMOV_GdEd(bxInstruction_c *i)
|
2001-04-10 05:04:59 +04:00
|
|
|
{
|
|
|
|
#if (BX_CPU_LEVEL >= 6) || (BX_CPU_LEVEL_HACKED >= 6)
|
|
|
|
// Note: CMOV accesses a memory source operand (read), regardless
|
|
|
|
// of whether condition is true or not. Thus, exceptions may
|
|
|
|
// occur even if the MOV does not take place.
|
|
|
|
|
2004-06-18 18:11:11 +04:00
|
|
|
bx_bool condition = 0;
|
2001-04-10 05:04:59 +04:00
|
|
|
Bit32u op2_32;
|
|
|
|
|
2002-09-18 12:00:43 +04:00
|
|
|
switch (i->b1()) {
|
2001-04-10 05:04:59 +04:00
|
|
|
// CMOV opcodes:
|
|
|
|
case 0x140: condition = get_OF(); break;
|
|
|
|
case 0x141: condition = !get_OF(); break;
|
|
|
|
case 0x142: condition = get_CF(); break;
|
|
|
|
case 0x143: condition = !get_CF(); break;
|
|
|
|
case 0x144: condition = get_ZF(); break;
|
|
|
|
case 0x145: condition = !get_ZF(); break;
|
|
|
|
case 0x146: condition = get_CF() || get_ZF(); break;
|
|
|
|
case 0x147: condition = !get_CF() && !get_ZF(); break;
|
|
|
|
case 0x148: condition = get_SF(); break;
|
|
|
|
case 0x149: condition = !get_SF(); break;
|
|
|
|
case 0x14A: condition = get_PF(); break;
|
|
|
|
case 0x14B: condition = !get_PF(); break;
|
2002-09-22 22:22:24 +04:00
|
|
|
case 0x14C: condition = getB_SF() != getB_OF(); break;
|
|
|
|
case 0x14D: condition = getB_SF() == getB_OF(); break;
|
|
|
|
case 0x14E: condition = get_ZF() || (getB_SF() != getB_OF()); break;
|
|
|
|
case 0x14F: condition = !get_ZF() && (getB_SF() == getB_OF()); break;
|
2001-04-10 05:04:59 +04:00
|
|
|
default:
|
2001-05-30 22:56:02 +04:00
|
|
|
BX_PANIC(("CMOV_GdEd: default case"));
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
|
2003-05-08 21:56:48 +04:00
|
|
|
if (i->modC0()) {
|
|
|
|
op2_32 = BX_READ_32BIT_REG(i->rm());
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2003-05-08 21:56:48 +04:00
|
|
|
else {
|
|
|
|
/* pointer, segment address pair */
|
|
|
|
read_virtual_dword(i->seg(), RMAddr(i), &op2_32);
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2003-05-08 21:56:48 +04:00
|
|
|
|
2001-04-10 05:04:59 +04:00
|
|
|
if (condition) {
|
2003-05-08 21:56:48 +04:00
|
|
|
BX_WRITE_32BIT_REGZ(i->nnn(), op2_32);
|
2005-05-21 00:06:50 +04:00
|
|
|
}
|
2001-04-10 05:04:59 +04:00
|
|
|
#else
|
2003-12-30 00:20:58 +03:00
|
|
|
BX_INFO(("CMOV_GdEd: -enable-cpu-level=6 required"));
|
2002-09-01 08:01:14 +04:00
|
|
|
UndefinedOpcode(i);
|
2001-04-10 05:04:59 +04:00
|
|
|
#endif
|
|
|
|
}
|