2016-12-15 22:26:14 +03:00
|
|
|
/*
|
|
|
|
* QEMU HPPA CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "qapi/error.h"
|
2019-04-17 22:17:57 +03:00
|
|
|
#include "qemu/qemu-print.h"
|
2022-02-07 11:27:54 +03:00
|
|
|
#include "qemu/timer.h"
|
2016-12-15 22:26:14 +03:00
|
|
|
#include "cpu.h"
|
2019-05-23 17:35:07 +03:00
|
|
|
#include "qemu/module.h"
|
2016-12-15 22:26:14 +03:00
|
|
|
#include "exec/exec-all.h"
|
2018-01-19 21:24:22 +03:00
|
|
|
#include "fpu/softfloat.h"
|
2023-02-27 16:51:58 +03:00
|
|
|
#include "tcg/tcg.h"
|
2016-12-15 22:26:14 +03:00
|
|
|
|
|
|
|
static void hppa_cpu_set_pc(CPUState *cs, vaddr value)
|
|
|
|
{
|
|
|
|
HPPACPU *cpu = HPPA_CPU(cs);
|
|
|
|
|
2024-03-27 23:54:06 +03:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
value |= PRIV_USER;
|
|
|
|
#endif
|
2016-12-15 22:26:14 +03:00
|
|
|
cpu->env.iaoq_f = value;
|
|
|
|
cpu->env.iaoq_b = value + 4;
|
|
|
|
}
|
|
|
|
|
2022-09-30 20:31:21 +03:00
|
|
|
static vaddr hppa_cpu_get_pc(CPUState *cs)
|
|
|
|
{
|
2024-03-28 08:09:05 +03:00
|
|
|
CPUHPPAState *env = cpu_env(cs);
|
2022-09-30 20:31:21 +03:00
|
|
|
|
2024-03-28 08:09:05 +03:00
|
|
|
return hppa_form_gva_psw(env->psw, (env->psw & PSW_C ? env->iasq_f : 0),
|
|
|
|
env->iaoq_f & -4);
|
2022-09-30 20:31:21 +03:00
|
|
|
}
|
|
|
|
|
2024-03-28 05:53:57 +03:00
|
|
|
void cpu_get_tb_cpu_state(CPUHPPAState *env, vaddr *pc,
|
2024-03-28 00:52:21 +03:00
|
|
|
uint64_t *pcsbase, uint32_t *pflags)
|
2024-03-28 05:53:57 +03:00
|
|
|
{
|
2024-04-17 06:43:00 +03:00
|
|
|
uint32_t flags = 0;
|
2024-03-28 00:52:21 +03:00
|
|
|
uint64_t cs_base = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* TB lookup assumes that PC contains the complete virtual address.
|
|
|
|
* If we leave space+offset separate, we'll get ITLB misses to an
|
|
|
|
* incomplete virtual address. This also means that we must separate
|
|
|
|
* out current cpu privilege from the low bits of IAOQ_F.
|
|
|
|
*/
|
|
|
|
*pc = hppa_cpu_get_pc(env_cpu(env));
|
|
|
|
flags |= (env->iaoq_f & 3) << TB_FLAG_PRIV_SHIFT;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The only really interesting case is if IAQ_Back is on the same page
|
|
|
|
* as IAQ_Front, so that we can use goto_tb between the blocks. In all
|
|
|
|
* other cases, we'll be ending the TranslationBlock with one insn and
|
|
|
|
* not linking between them.
|
|
|
|
*/
|
|
|
|
if (env->iasq_f != env->iasq_b) {
|
|
|
|
cs_base |= CS_BASE_DIFFSPACE;
|
|
|
|
} else if ((env->iaoq_f ^ env->iaoq_b) & TARGET_PAGE_MASK) {
|
|
|
|
cs_base |= CS_BASE_DIFFPAGE;
|
|
|
|
} else {
|
|
|
|
cs_base |= env->iaoq_b & ~TARGET_PAGE_MASK;
|
|
|
|
}
|
2024-03-28 05:53:57 +03:00
|
|
|
|
2024-04-17 06:43:00 +03:00
|
|
|
/* ??? E, T, H, L bits need to be here, when implemented. */
|
|
|
|
flags |= env->psw_n * PSW_N;
|
|
|
|
flags |= env->psw_xb;
|
|
|
|
flags |= env->psw & (PSW_W | PSW_C | PSW_D | PSW_P);
|
|
|
|
|
2024-03-28 05:53:57 +03:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
flags |= TB_FLAG_UNALIGN * !env_cpu(env)->prctl_unalign_sigbus;
|
|
|
|
#else
|
|
|
|
if ((env->sr[4] == env->sr[5])
|
|
|
|
& (env->sr[4] == env->sr[6])
|
|
|
|
& (env->sr[4] == env->sr[7])) {
|
|
|
|
flags |= TB_FLAG_SR_SAME;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2024-03-28 00:52:21 +03:00
|
|
|
*pcsbase = cs_base;
|
2024-03-28 05:53:57 +03:00
|
|
|
*pflags = flags;
|
|
|
|
}
|
|
|
|
|
2020-10-29 22:30:01 +03:00
|
|
|
static void hppa_cpu_synchronize_from_tb(CPUState *cs,
|
|
|
|
const TranslationBlock *tb)
|
2016-12-15 22:26:14 +03:00
|
|
|
{
|
|
|
|
HPPACPU *cpu = HPPA_CPU(cs);
|
|
|
|
|
2024-03-28 00:52:21 +03:00
|
|
|
/* IAQ is always up-to-date before goto_tb. */
|
2017-10-09 20:17:24 +03:00
|
|
|
cpu->env.psw_n = (tb->flags & PSW_N) != 0;
|
2024-04-17 06:43:00 +03:00
|
|
|
cpu->env.psw_xb = tb->flags & (PSW_X | PSW_B);
|
2016-12-15 22:26:14 +03:00
|
|
|
}
|
|
|
|
|
2022-10-24 13:13:57 +03:00
|
|
|
static void hppa_restore_state_to_opc(CPUState *cs,
|
|
|
|
const TranslationBlock *tb,
|
|
|
|
const uint64_t *data)
|
|
|
|
{
|
2024-04-14 06:57:13 +03:00
|
|
|
CPUHPPAState *env = cpu_env(cs);
|
2022-10-24 13:13:57 +03:00
|
|
|
|
2024-04-14 06:57:13 +03:00
|
|
|
env->iaoq_f = (env->iaoq_f & TARGET_PAGE_MASK) | data[0];
|
|
|
|
if (data[1] != INT32_MIN) {
|
|
|
|
env->iaoq_b = env->iaoq_f + data[1];
|
2022-10-24 13:13:57 +03:00
|
|
|
}
|
2024-04-14 06:57:13 +03:00
|
|
|
env->unwind_breg = data[2];
|
2022-10-24 13:13:57 +03:00
|
|
|
/*
|
|
|
|
* Since we were executing the instruction at IAOQ_F, and took some
|
|
|
|
* sort of action that provoked the cpu_restore_state, we can infer
|
|
|
|
* that the instruction was not nullified.
|
|
|
|
*/
|
2024-04-14 06:57:13 +03:00
|
|
|
env->psw_n = 0;
|
2022-10-24 13:13:57 +03:00
|
|
|
}
|
|
|
|
|
2017-12-29 04:36:45 +03:00
|
|
|
static bool hppa_cpu_has_work(CPUState *cs)
|
|
|
|
{
|
2022-01-06 01:09:04 +03:00
|
|
|
return cs->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI);
|
2017-12-29 04:36:45 +03:00
|
|
|
}
|
|
|
|
|
2024-01-29 04:37:54 +03:00
|
|
|
static int hppa_cpu_mmu_index(CPUState *cs, bool ifetch)
|
2024-01-29 02:22:51 +03:00
|
|
|
{
|
|
|
|
CPUHPPAState *env = cpu_env(cs);
|
|
|
|
|
|
|
|
if (env->psw & (ifetch ? PSW_C : PSW_D)) {
|
|
|
|
return PRIV_P_TO_MMU_IDX(env->iaoq_f & 3, env->psw & PSW_P);
|
|
|
|
}
|
|
|
|
/* mmu disabled */
|
|
|
|
return env->psw & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
|
|
|
|
}
|
|
|
|
|
2016-12-15 22:26:14 +03:00
|
|
|
static void hppa_cpu_disas_set_info(CPUState *cs, disassemble_info *info)
|
|
|
|
{
|
|
|
|
info->mach = bfd_mach_hppa20;
|
|
|
|
info->print_insn = print_insn_hppa;
|
|
|
|
}
|
|
|
|
|
2021-02-04 19:39:19 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2022-04-20 16:26:02 +03:00
|
|
|
static G_NORETURN
|
|
|
|
void hppa_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
|
|
|
|
MMUAccessType access_type, int mmu_idx,
|
|
|
|
uintptr_t retaddr)
|
2017-10-29 18:31:08 +03:00
|
|
|
{
|
|
|
|
HPPACPU *cpu = HPPA_CPU(cs);
|
|
|
|
CPUHPPAState *env = &cpu->env;
|
|
|
|
|
|
|
|
cs->exception_index = EXCP_UNALIGN;
|
2024-03-03 00:02:38 +03:00
|
|
|
cpu_restore_state(cs, retaddr);
|
2024-01-12 01:09:47 +03:00
|
|
|
hppa_set_ior_and_isr(env, addr, MMU_IDX_MMU_DISABLED(mmu_idx));
|
2017-10-29 18:31:08 +03:00
|
|
|
|
2024-03-03 00:02:38 +03:00
|
|
|
cpu_loop_exit(cs);
|
2017-10-29 18:31:08 +03:00
|
|
|
}
|
2021-02-04 19:39:19 +03:00
|
|
|
#endif /* CONFIG_USER_ONLY */
|
2017-10-29 18:31:08 +03:00
|
|
|
|
2016-12-15 22:26:14 +03:00
|
|
|
static void hppa_cpu_realizefn(DeviceState *dev, Error **errp)
|
|
|
|
{
|
|
|
|
CPUState *cs = CPU(dev);
|
|
|
|
HPPACPUClass *acc = HPPA_CPU_GET_CLASS(dev);
|
|
|
|
Error *local_err = NULL;
|
|
|
|
|
|
|
|
cpu_exec_realizefn(cs, &local_err);
|
|
|
|
if (local_err != NULL) {
|
|
|
|
error_propagate(errp, local_err);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
qemu_init_vcpu(cs);
|
|
|
|
acc->parent_realize(dev, errp);
|
2017-12-29 04:50:14 +03:00
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
{
|
|
|
|
HPPACPU *cpu = HPPA_CPU(cs);
|
2023-10-27 10:24:30 +03:00
|
|
|
|
2017-12-29 04:50:14 +03:00
|
|
|
cpu->alarm_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
|
|
|
|
hppa_cpu_alarm_timer, cpu);
|
2023-10-27 10:24:30 +03:00
|
|
|
hppa_ptlbe(&cpu->env);
|
2017-12-29 04:50:14 +03:00
|
|
|
}
|
|
|
|
#endif
|
2024-04-14 06:57:13 +03:00
|
|
|
|
|
|
|
/* Use pc-relative instructions always to simplify the translator. */
|
|
|
|
tcg_cflags_set(cs, CF_PCREL);
|
2016-12-15 22:26:14 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void hppa_cpu_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
CPUState *cs = CPU(obj);
|
|
|
|
HPPACPU *cpu = HPPA_CPU(obj);
|
|
|
|
CPUHPPAState *env = &cpu->env;
|
|
|
|
|
2017-10-11 23:19:11 +03:00
|
|
|
cs->exception_index = -1;
|
2016-12-15 22:26:14 +03:00
|
|
|
cpu_hppa_loaded_fr0(env);
|
2017-10-11 23:19:11 +03:00
|
|
|
cpu_hppa_put_psw(env, PSW_W);
|
2016-12-15 22:26:14 +03:00
|
|
|
}
|
|
|
|
|
2017-08-24 19:31:33 +03:00
|
|
|
static ObjectClass *hppa_cpu_class_by_name(const char *cpu_model)
|
2016-12-15 22:26:14 +03:00
|
|
|
{
|
2023-09-18 04:42:27 +03:00
|
|
|
g_autofree char *typename = g_strconcat(cpu_model, "-cpu", NULL);
|
|
|
|
|
2023-09-08 11:09:23 +03:00
|
|
|
return object_class_by_name(typename);
|
2016-12-15 22:26:14 +03:00
|
|
|
}
|
|
|
|
|
2021-05-17 13:51:31 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
#include "hw/core/sysemu-cpu-ops.h"
|
|
|
|
|
|
|
|
static const struct SysemuCPUOps hppa_sysemu_ops = {
|
2021-05-17 13:51:37 +03:00
|
|
|
.get_phys_page_debug = hppa_cpu_get_phys_page_debug,
|
2021-05-17 13:51:31 +03:00
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2021-02-04 19:39:23 +03:00
|
|
|
#include "hw/core/tcg-cpu-ops.h"
|
|
|
|
|
2024-01-28 05:46:44 +03:00
|
|
|
static const TCGCPUOps hppa_tcg_ops = {
|
2021-02-04 19:39:23 +03:00
|
|
|
.initialize = hppa_translate_init,
|
|
|
|
.synchronize_from_tb = hppa_cpu_synchronize_from_tb,
|
2022-10-24 13:13:57 +03:00
|
|
|
.restore_state_to_opc = hppa_restore_state_to_opc,
|
2021-02-04 19:39:23 +03:00
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
2021-09-15 02:39:34 +03:00
|
|
|
.tlb_fill = hppa_cpu_tlb_fill,
|
2021-09-11 19:54:19 +03:00
|
|
|
.cpu_exec_interrupt = hppa_cpu_exec_interrupt,
|
2021-02-04 19:39:23 +03:00
|
|
|
.do_interrupt = hppa_cpu_do_interrupt,
|
|
|
|
.do_unaligned_access = hppa_cpu_do_unaligned_access,
|
2024-02-03 02:04:30 +03:00
|
|
|
.do_transaction_failed = hppa_cpu_do_transaction_failed,
|
2021-02-04 19:39:23 +03:00
|
|
|
#endif /* !CONFIG_USER_ONLY */
|
|
|
|
};
|
|
|
|
|
2016-12-15 22:26:14 +03:00
|
|
|
static void hppa_cpu_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
|
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
|
|
HPPACPUClass *acc = HPPA_CPU_CLASS(oc);
|
|
|
|
|
2018-01-14 05:04:12 +03:00
|
|
|
device_class_set_parent_realize(dc, hppa_cpu_realizefn,
|
|
|
|
&acc->parent_realize);
|
2016-12-15 22:26:14 +03:00
|
|
|
|
2017-08-24 19:31:33 +03:00
|
|
|
cc->class_by_name = hppa_cpu_class_by_name;
|
2017-12-29 04:36:45 +03:00
|
|
|
cc->has_work = hppa_cpu_has_work;
|
2024-01-29 02:22:51 +03:00
|
|
|
cc->mmu_index = hppa_cpu_mmu_index;
|
2016-12-15 22:26:14 +03:00
|
|
|
cc->dump_state = hppa_cpu_dump_state;
|
|
|
|
cc->set_pc = hppa_cpu_set_pc;
|
2022-09-30 20:31:21 +03:00
|
|
|
cc->get_pc = hppa_cpu_get_pc;
|
2016-12-15 22:26:14 +03:00
|
|
|
cc->gdb_read_register = hppa_cpu_gdb_read_register;
|
|
|
|
cc->gdb_write_register = hppa_cpu_gdb_write_register;
|
2019-04-02 11:30:10 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2017-11-20 13:06:04 +03:00
|
|
|
dc->vmsd = &vmstate_hppa_cpu;
|
2021-05-17 13:51:31 +03:00
|
|
|
cc->sysemu_ops = &hppa_sysemu_ops;
|
2017-10-01 23:11:45 +03:00
|
|
|
#endif
|
2016-12-15 22:26:14 +03:00
|
|
|
cc->disas_set_info = hppa_cpu_disas_set_info;
|
|
|
|
cc->gdb_num_core_regs = 128;
|
2021-02-04 19:39:23 +03:00
|
|
|
cc->tcg_ops = &hppa_tcg_ops;
|
2016-12-15 22:26:14 +03:00
|
|
|
}
|
|
|
|
|
2023-09-18 01:31:47 +03:00
|
|
|
static const TypeInfo hppa_cpu_type_infos[] = {
|
|
|
|
{
|
|
|
|
.name = TYPE_HPPA_CPU,
|
|
|
|
.parent = TYPE_CPU,
|
|
|
|
.instance_size = sizeof(HPPACPU),
|
|
|
|
.instance_align = __alignof(HPPACPU),
|
|
|
|
.instance_init = hppa_cpu_initfn,
|
|
|
|
.abstract = false,
|
|
|
|
.class_size = sizeof(HPPACPUClass),
|
|
|
|
.class_init = hppa_cpu_class_init,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = TYPE_HPPA64_CPU,
|
|
|
|
.parent = TYPE_HPPA_CPU,
|
|
|
|
},
|
2016-12-15 22:26:14 +03:00
|
|
|
};
|
|
|
|
|
2023-09-18 01:31:47 +03:00
|
|
|
DEFINE_TYPES(hppa_cpu_type_infos)
|