2011-02-01 17:51:28 +03:00
|
|
|
/*
|
|
|
|
* QEMU ICH Emulation
|
|
|
|
*
|
|
|
|
* Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de>
|
|
|
|
* Copyright (c) 2010 Alexander Graf <agraf@suse.de>
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* lspci dump of a ICH-9 real device
|
|
|
|
*
|
|
|
|
* 00:1f.2 SATA controller [0106]: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922] (rev 02) (prog-if 01 [AHCI 1.0])
|
|
|
|
* Subsystem: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922]
|
|
|
|
* Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx+
|
|
|
|
* Status: Cap+ 66MHz+ UDF- FastB2B+ ParErr- DEVSEL=medium >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
|
|
|
|
* Latency: 0
|
|
|
|
* Interrupt: pin B routed to IRQ 222
|
|
|
|
* Region 0: I/O ports at d000 [size=8]
|
|
|
|
* Region 1: I/O ports at cc00 [size=4]
|
|
|
|
* Region 2: I/O ports at c880 [size=8]
|
|
|
|
* Region 3: I/O ports at c800 [size=4]
|
|
|
|
* Region 4: I/O ports at c480 [size=32]
|
|
|
|
* Region 5: Memory at febf9000 (32-bit, non-prefetchable) [size=2K]
|
|
|
|
* Capabilities: [80] Message Signalled Interrupts: Mask- 64bit- Count=1/16 Enable+
|
|
|
|
* Address: fee0f00c Data: 41d9
|
|
|
|
* Capabilities: [70] Power Management version 3
|
|
|
|
* Flags: PMEClk- DSI- D1- D2- AuxCurrent=0mA PME(D0-,D1-,D2-,D3hot+,D3cold-)
|
|
|
|
* Status: D0 PME-Enable- DSel=0 DScale=0 PME-
|
|
|
|
* Capabilities: [a8] SATA HBA <?>
|
|
|
|
* Capabilities: [b0] Vendor Specific Information <?>
|
|
|
|
* Kernel driver in use: ahci
|
|
|
|
* Kernel modules: ahci
|
|
|
|
* 00: 86 80 22 29 07 04 b0 02 02 01 06 01 00 00 00 00
|
|
|
|
* 10: 01 d0 00 00 01 cc 00 00 81 c8 00 00 01 c8 00 00
|
|
|
|
* 20: 81 c4 00 00 00 90 bf fe 00 00 00 00 86 80 22 29
|
|
|
|
* 30: 00 00 00 00 80 00 00 00 00 00 00 00 0f 02 00 00
|
|
|
|
* 40: 00 80 00 80 00 00 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* 50: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* 60: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* 70: 01 a8 03 40 08 00 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* 80: 05 70 09 00 0c f0 e0 fe d9 41 00 00 00 00 00 00
|
|
|
|
* 90: 40 00 0f 82 93 01 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* a0: ac 00 00 00 0a 00 12 00 12 b0 10 00 48 00 00 00
|
|
|
|
* b0: 09 00 06 20 00 00 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* c0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* d0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* e0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
|
|
|
* f0: 00 00 00 00 00 00 00 00 86 0f 02 00 00 00 00 00
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2016-01-26 21:17:09 +03:00
|
|
|
#include "qemu/osdep.h"
|
2011-02-01 17:51:26 +03:00
|
|
|
#include <hw/hw.h>
|
2012-12-12 16:24:50 +04:00
|
|
|
#include <hw/pci/msi.h>
|
2013-02-05 20:06:20 +04:00
|
|
|
#include <hw/i386/pc.h>
|
2012-12-12 16:24:50 +04:00
|
|
|
#include <hw/pci/pci.h>
|
2013-02-05 20:06:20 +04:00
|
|
|
#include <hw/isa/isa.h>
|
2014-10-07 15:59:18 +04:00
|
|
|
#include "sysemu/block-backend.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/dma.h"
|
2011-02-01 17:51:26 +03:00
|
|
|
|
|
|
|
#include <hw/ide/pci.h>
|
|
|
|
#include <hw/ide/ahci.h>
|
|
|
|
|
2014-08-21 21:44:33 +04:00
|
|
|
#define ICH9_MSI_CAP_OFFSET 0x80
|
2011-08-27 13:12:28 +04:00
|
|
|
#define ICH9_SATA_CAP_OFFSET 0xA8
|
|
|
|
|
|
|
|
#define ICH9_IDP_BAR 4
|
|
|
|
#define ICH9_MEM_BAR 5
|
|
|
|
|
|
|
|
#define ICH9_IDP_INDEX 0x10
|
|
|
|
#define ICH9_IDP_INDEX_LOG2 0x04
|
|
|
|
|
2013-01-04 23:44:42 +04:00
|
|
|
static const VMStateDescription vmstate_ich9_ahci = {
|
|
|
|
.name = "ich9_ahci",
|
|
|
|
.version_id = 1,
|
2014-04-16 17:32:32 +04:00
|
|
|
.fields = (VMStateField[]) {
|
2013-06-30 16:19:24 +04:00
|
|
|
VMSTATE_PCI_DEVICE(parent_obj, AHCIPCIState),
|
2013-01-04 23:44:42 +04:00
|
|
|
VMSTATE_AHCI(ahci, AHCIPCIState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
},
|
2011-07-08 12:48:37 +04:00
|
|
|
};
|
|
|
|
|
2012-05-11 18:42:36 +04:00
|
|
|
static void pci_ich9_reset(DeviceState *dev)
|
2012-05-11 18:42:34 +04:00
|
|
|
{
|
2013-06-24 10:55:45 +04:00
|
|
|
AHCIPCIState *d = ICH_AHCI(dev);
|
2012-05-11 18:42:34 +04:00
|
|
|
|
2012-05-11 18:42:36 +04:00
|
|
|
ahci_reset(&d->ahci);
|
2012-05-11 18:42:34 +04:00
|
|
|
}
|
|
|
|
|
2015-11-06 22:09:00 +03:00
|
|
|
static void pci_ich9_ahci_init(Object *obj)
|
|
|
|
{
|
|
|
|
struct AHCIPCIState *d = ICH_AHCI(obj);
|
|
|
|
|
|
|
|
ahci_init(&d->ahci, DEVICE(obj));
|
|
|
|
}
|
|
|
|
|
2015-01-19 17:52:34 +03:00
|
|
|
static void pci_ich9_ahci_realize(PCIDevice *dev, Error **errp)
|
2011-02-01 17:51:26 +03:00
|
|
|
{
|
|
|
|
struct AHCIPCIState *d;
|
2011-08-27 13:12:28 +04:00
|
|
|
int sata_cap_offset;
|
|
|
|
uint8_t *sata_cap;
|
2013-06-24 10:55:45 +04:00
|
|
|
d = ICH_AHCI(dev);
|
2011-02-01 17:51:26 +03:00
|
|
|
|
2015-11-06 22:09:00 +03:00
|
|
|
ahci_realize(&d->ahci, DEVICE(dev), pci_get_address_space(dev), 6);
|
2011-05-15 20:27:34 +04:00
|
|
|
|
2013-06-30 16:19:24 +04:00
|
|
|
pci_config_set_prog_interface(dev->config, AHCI_PROGMODE_MAJOR_REV_1);
|
2011-02-01 17:51:26 +03:00
|
|
|
|
2013-06-30 16:19:24 +04:00
|
|
|
dev->config[PCI_CACHE_LINE_SIZE] = 0x08; /* Cache line size */
|
|
|
|
dev->config[PCI_LATENCY_TIMER] = 0x00; /* Latency timer */
|
|
|
|
pci_config_set_interrupt_pin(dev->config, 1);
|
2011-02-01 17:51:26 +03:00
|
|
|
|
|
|
|
/* XXX Software should program this register */
|
2013-06-30 16:19:24 +04:00
|
|
|
dev->config[0x90] = 1 << 6; /* Address Map Register - AHCI mode */
|
2011-02-01 17:51:26 +03:00
|
|
|
|
2013-10-07 11:36:39 +04:00
|
|
|
d->ahci.irq = pci_allocate_irq(dev);
|
2011-02-01 17:51:26 +03:00
|
|
|
|
2013-06-30 16:19:24 +04:00
|
|
|
pci_register_bar(dev, ICH9_IDP_BAR, PCI_BASE_ADDRESS_SPACE_IO,
|
2011-08-27 13:12:28 +04:00
|
|
|
&d->ahci.idp);
|
2013-06-30 16:19:24 +04:00
|
|
|
pci_register_bar(dev, ICH9_MEM_BAR, PCI_BASE_ADDRESS_SPACE_MEMORY,
|
2011-08-27 13:12:28 +04:00
|
|
|
&d->ahci.mem);
|
|
|
|
|
2015-01-19 17:52:34 +03:00
|
|
|
sata_cap_offset = pci_add_capability2(dev, PCI_CAP_ID_SATA,
|
|
|
|
ICH9_SATA_CAP_OFFSET, SATA_CAP_SIZE,
|
|
|
|
errp);
|
2011-08-27 13:12:28 +04:00
|
|
|
if (sata_cap_offset < 0) {
|
2015-01-19 17:52:34 +03:00
|
|
|
return;
|
2011-08-27 13:12:28 +04:00
|
|
|
}
|
|
|
|
|
2013-06-30 16:19:24 +04:00
|
|
|
sata_cap = dev->config + sata_cap_offset;
|
2011-08-27 13:12:28 +04:00
|
|
|
pci_set_word(sata_cap + SATA_CAP_REV, 0x10);
|
|
|
|
pci_set_long(sata_cap + SATA_CAP_BAR,
|
|
|
|
(ICH9_IDP_BAR + 0x4) | (ICH9_IDP_INDEX_LOG2 << 4));
|
|
|
|
d->ahci.idp_offset = ICH9_IDP_INDEX;
|
2011-05-08 21:54:52 +04:00
|
|
|
|
2014-08-21 21:44:33 +04:00
|
|
|
/* Although the AHCI 1.3 specification states that the first capability
|
|
|
|
* should be PMCAP, the Intel ICH9 data sheet specifies that the ICH9
|
|
|
|
* AHCI device puts the MSI capability first, pointing to 0x80. */
|
|
|
|
msi_init(dev, ICH9_MSI_CAP_OFFSET, 1, true, false);
|
2011-02-01 17:51:26 +03:00
|
|
|
}
|
|
|
|
|
2012-07-04 08:39:27 +04:00
|
|
|
static void pci_ich9_uninit(PCIDevice *dev)
|
2011-02-01 17:51:28 +03:00
|
|
|
{
|
|
|
|
struct AHCIPCIState *d;
|
2013-06-24 10:55:45 +04:00
|
|
|
d = ICH_AHCI(dev);
|
2011-02-01 17:51:28 +03:00
|
|
|
|
2011-05-02 22:00:47 +04:00
|
|
|
msi_uninit(dev);
|
2011-02-01 17:51:31 +03:00
|
|
|
ahci_uninit(&d->ahci);
|
2013-10-07 11:36:39 +04:00
|
|
|
qemu_free_irq(d->ahci.irq);
|
2011-02-01 17:51:28 +03:00
|
|
|
}
|
|
|
|
|
2011-12-04 22:22:06 +04:00
|
|
|
static void ich_ahci_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2011-12-04 22:22:06 +04:00
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
|
|
|
|
2015-01-19 17:52:34 +03:00
|
|
|
k->realize = pci_ich9_ahci_realize;
|
2011-12-04 22:22:06 +04:00
|
|
|
k->exit = pci_ich9_uninit;
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_INTEL;
|
|
|
|
k->device_id = PCI_DEVICE_ID_INTEL_82801IR;
|
|
|
|
k->revision = 0x02;
|
|
|
|
k->class_id = PCI_CLASS_STORAGE_SATA;
|
2013-01-04 23:44:42 +04:00
|
|
|
dc->vmsd = &vmstate_ich9_ahci;
|
2012-05-11 18:42:36 +04:00
|
|
|
dc->reset = pci_ich9_reset;
|
2013-07-29 18:17:45 +04:00
|
|
|
set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
|
2011-12-04 22:22:06 +04:00
|
|
|
}
|
|
|
|
|
2013-01-10 19:19:07 +04:00
|
|
|
static const TypeInfo ich_ahci_info = {
|
2013-06-24 10:55:45 +04:00
|
|
|
.name = TYPE_ICH9_AHCI,
|
2011-12-08 07:34:16 +04:00
|
|
|
.parent = TYPE_PCI_DEVICE,
|
|
|
|
.instance_size = sizeof(AHCIPCIState),
|
2015-11-06 22:09:00 +03:00
|
|
|
.instance_init = pci_ich9_ahci_init,
|
2011-12-08 07:34:16 +04:00
|
|
|
.class_init = ich_ahci_class_init,
|
2011-02-01 17:51:26 +03:00
|
|
|
};
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
static void ich_ahci_register_types(void)
|
2011-02-01 17:51:26 +03:00
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
type_register_static(&ich_ahci_info);
|
2011-02-01 17:51:26 +03:00
|
|
|
}
|
2012-02-09 18:20:55 +04:00
|
|
|
|
|
|
|
type_init(ich_ahci_register_types)
|