2016-07-04 15:06:37 +03:00
|
|
|
/*
|
|
|
|
* ASPEED AST2400 SMC Controller (SPI Flash Only)
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016 IBM Corp.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
2024-03-19 10:33:20 +03:00
|
|
|
#include "hw/block/flash.h"
|
2016-07-04 15:06:37 +03:00
|
|
|
#include "hw/sysbus.h"
|
2019-08-12 08:23:45 +03:00
|
|
|
#include "migration/vmstate.h"
|
2016-07-04 15:06:37 +03:00
|
|
|
#include "qemu/log.h"
|
2019-05-23 17:35:07 +03:00
|
|
|
#include "qemu/module.h"
|
2017-10-17 19:44:02 +03:00
|
|
|
#include "qemu/error-report.h"
|
2019-09-04 10:05:01 +03:00
|
|
|
#include "qapi/error.h"
|
2019-09-25 17:32:38 +03:00
|
|
|
#include "qemu/units.h"
|
2020-02-06 14:26:44 +03:00
|
|
|
#include "trace.h"
|
2016-07-04 15:06:37 +03:00
|
|
|
|
2019-08-12 08:23:42 +03:00
|
|
|
#include "hw/irq.h"
|
2019-08-12 08:23:51 +03:00
|
|
|
#include "hw/qdev-properties.h"
|
2016-07-04 15:06:37 +03:00
|
|
|
#include "hw/ssi/aspeed_smc.h"
|
|
|
|
|
|
|
|
/* CE Type Setting Register */
|
|
|
|
#define R_CONF (0x00 / 4)
|
|
|
|
#define CONF_LEGACY_DISABLE (1 << 31)
|
|
|
|
#define CONF_ENABLE_W4 20
|
|
|
|
#define CONF_ENABLE_W3 19
|
|
|
|
#define CONF_ENABLE_W2 18
|
|
|
|
#define CONF_ENABLE_W1 17
|
|
|
|
#define CONF_ENABLE_W0 16
|
2017-01-20 14:15:07 +03:00
|
|
|
#define CONF_FLASH_TYPE4 8
|
|
|
|
#define CONF_FLASH_TYPE3 6
|
|
|
|
#define CONF_FLASH_TYPE2 4
|
|
|
|
#define CONF_FLASH_TYPE1 2
|
|
|
|
#define CONF_FLASH_TYPE0 0
|
|
|
|
#define CONF_FLASH_TYPE_NOR 0x0
|
|
|
|
#define CONF_FLASH_TYPE_NAND 0x1
|
2019-09-25 17:32:38 +03:00
|
|
|
#define CONF_FLASH_TYPE_SPI 0x2 /* AST2600 is SPI only */
|
2016-07-04 15:06:37 +03:00
|
|
|
|
|
|
|
/* CE Control Register */
|
|
|
|
#define R_CE_CTRL (0x04 / 4)
|
|
|
|
#define CTRL_EXTENDED4 4 /* 32 bit addressing for SPI */
|
|
|
|
#define CTRL_EXTENDED3 3 /* 32 bit addressing for SPI */
|
|
|
|
#define CTRL_EXTENDED2 2 /* 32 bit addressing for SPI */
|
|
|
|
#define CTRL_EXTENDED1 1 /* 32 bit addressing for SPI */
|
|
|
|
#define CTRL_EXTENDED0 0 /* 32 bit addressing for SPI */
|
|
|
|
|
|
|
|
/* Interrupt Control and Status Register */
|
|
|
|
#define R_INTR_CTRL (0x08 / 4)
|
|
|
|
#define INTR_CTRL_DMA_STATUS (1 << 11)
|
|
|
|
#define INTR_CTRL_CMD_ABORT_STATUS (1 << 10)
|
|
|
|
#define INTR_CTRL_WRITE_PROTECT_STATUS (1 << 9)
|
|
|
|
#define INTR_CTRL_DMA_EN (1 << 3)
|
|
|
|
#define INTR_CTRL_CMD_ABORT_EN (1 << 2)
|
|
|
|
#define INTR_CTRL_WRITE_PROTECT_EN (1 << 1)
|
|
|
|
|
2020-12-10 14:11:03 +03:00
|
|
|
/* Command Control Register */
|
|
|
|
#define R_CE_CMD_CTRL (0x0C / 4)
|
|
|
|
#define CTRL_ADDR_BYTE0_DISABLE_SHIFT 4
|
|
|
|
#define CTRL_DATA_BYTE0_DISABLE_SHIFT 0
|
|
|
|
|
|
|
|
#define aspeed_smc_addr_byte_enabled(s, i) \
|
|
|
|
(!((s)->regs[R_CE_CMD_CTRL] & (1 << (CTRL_ADDR_BYTE0_DISABLE_SHIFT + (i)))))
|
|
|
|
#define aspeed_smc_data_byte_enabled(s, i) \
|
|
|
|
(!((s)->regs[R_CE_CMD_CTRL] & (1 << (CTRL_DATA_BYTE0_DISABLE_SHIFT + (i)))))
|
|
|
|
|
2016-07-04 15:06:37 +03:00
|
|
|
/* CEx Control Register */
|
|
|
|
#define R_CTRL0 (0x10 / 4)
|
2019-09-25 17:32:38 +03:00
|
|
|
#define CTRL_IO_QPI (1 << 31)
|
|
|
|
#define CTRL_IO_QUAD_DATA (1 << 30)
|
2018-06-26 19:50:39 +03:00
|
|
|
#define CTRL_IO_DUAL_DATA (1 << 29)
|
|
|
|
#define CTRL_IO_DUAL_ADDR_DATA (1 << 28) /* Includes dummies */
|
2019-09-25 17:32:38 +03:00
|
|
|
#define CTRL_IO_QUAD_ADDR_DATA (1 << 28) /* Includes dummies */
|
2016-07-04 15:06:37 +03:00
|
|
|
#define CTRL_CMD_SHIFT 16
|
|
|
|
#define CTRL_CMD_MASK 0xff
|
2017-01-27 18:20:20 +03:00
|
|
|
#define CTRL_DUMMY_HIGH_SHIFT 14
|
2017-01-20 14:15:08 +03:00
|
|
|
#define CTRL_AST2400_SPI_4BYTE (1 << 13)
|
2019-09-04 10:05:02 +03:00
|
|
|
#define CE_CTRL_CLOCK_FREQ_SHIFT 8
|
|
|
|
#define CE_CTRL_CLOCK_FREQ_MASK 0xf
|
|
|
|
#define CE_CTRL_CLOCK_FREQ(div) \
|
|
|
|
(((div) & CE_CTRL_CLOCK_FREQ_MASK) << CE_CTRL_CLOCK_FREQ_SHIFT)
|
2017-01-27 18:20:20 +03:00
|
|
|
#define CTRL_DUMMY_LOW_SHIFT 6 /* 2 bits [7:6] */
|
2016-07-04 15:06:37 +03:00
|
|
|
#define CTRL_CE_STOP_ACTIVE (1 << 2)
|
|
|
|
#define CTRL_CMD_MODE_MASK 0x3
|
|
|
|
#define CTRL_READMODE 0x0
|
|
|
|
#define CTRL_FREADMODE 0x1
|
|
|
|
#define CTRL_WRITEMODE 0x2
|
|
|
|
#define CTRL_USERMODE 0x3
|
|
|
|
#define R_CTRL1 (0x14 / 4)
|
|
|
|
#define R_CTRL2 (0x18 / 4)
|
|
|
|
#define R_CTRL3 (0x1C / 4)
|
|
|
|
#define R_CTRL4 (0x20 / 4)
|
|
|
|
|
|
|
|
/* CEx Segment Address Register */
|
|
|
|
#define R_SEG_ADDR0 (0x30 / 4)
|
2016-10-17 21:22:17 +03:00
|
|
|
#define SEG_END_SHIFT 24 /* 8MB units */
|
|
|
|
#define SEG_END_MASK 0xff
|
2016-07-04 15:06:37 +03:00
|
|
|
#define SEG_START_SHIFT 16 /* address bit [A29-A23] */
|
2016-10-17 21:22:17 +03:00
|
|
|
#define SEG_START_MASK 0xff
|
2016-07-04 15:06:37 +03:00
|
|
|
#define R_SEG_ADDR1 (0x34 / 4)
|
|
|
|
#define R_SEG_ADDR2 (0x38 / 4)
|
|
|
|
#define R_SEG_ADDR3 (0x3C / 4)
|
|
|
|
#define R_SEG_ADDR4 (0x40 / 4)
|
|
|
|
|
|
|
|
/* Misc Control Register #1 */
|
|
|
|
#define R_MISC_CTRL1 (0x50 / 4)
|
|
|
|
|
2019-01-29 14:46:05 +03:00
|
|
|
/* SPI dummy cycle data */
|
|
|
|
#define R_DUMMY_DATA (0x54 / 4)
|
2016-07-04 15:06:37 +03:00
|
|
|
|
2021-10-12 09:20:07 +03:00
|
|
|
/* FMC_WDT2 Control/Status Register for Alternate Boot (AST2600) */
|
|
|
|
#define R_FMC_WDT2_CTRL (0x64 / 4)
|
|
|
|
#define FMC_WDT2_CTRL_ALT_BOOT_MODE BIT(6) /* O: 2 chips 1: 1 chip */
|
|
|
|
#define FMC_WDT2_CTRL_SINGLE_BOOT_MODE BIT(5)
|
|
|
|
#define FMC_WDT2_CTRL_BOOT_SOURCE BIT(4) /* O: primary 1: alternate */
|
|
|
|
#define FMC_WDT2_CTRL_EN BIT(0)
|
|
|
|
|
2024-06-04 08:44:29 +03:00
|
|
|
/* DMA DRAM Side Address High Part (AST2700) */
|
|
|
|
#define R_DMA_DRAM_ADDR_HIGH (0x7c / 4)
|
|
|
|
|
2016-07-04 15:06:37 +03:00
|
|
|
/* DMA Control/Status Register */
|
|
|
|
#define R_DMA_CTRL (0x80 / 4)
|
2021-05-01 11:03:52 +03:00
|
|
|
#define DMA_CTRL_REQUEST (1 << 31)
|
|
|
|
#define DMA_CTRL_GRANT (1 << 30)
|
2016-07-04 15:06:37 +03:00
|
|
|
#define DMA_CTRL_DELAY_MASK 0xf
|
|
|
|
#define DMA_CTRL_DELAY_SHIFT 8
|
|
|
|
#define DMA_CTRL_FREQ_MASK 0xf
|
|
|
|
#define DMA_CTRL_FREQ_SHIFT 4
|
2019-09-04 10:05:02 +03:00
|
|
|
#define DMA_CTRL_CALIB (1 << 3)
|
2016-07-04 15:06:37 +03:00
|
|
|
#define DMA_CTRL_CKSUM (1 << 2)
|
2019-09-04 10:05:01 +03:00
|
|
|
#define DMA_CTRL_WRITE (1 << 1)
|
|
|
|
#define DMA_CTRL_ENABLE (1 << 0)
|
2016-07-04 15:06:37 +03:00
|
|
|
|
|
|
|
/* DMA Flash Side Address */
|
|
|
|
#define R_DMA_FLASH_ADDR (0x84 / 4)
|
|
|
|
|
|
|
|
/* DMA DRAM Side Address */
|
|
|
|
#define R_DMA_DRAM_ADDR (0x88 / 4)
|
|
|
|
|
|
|
|
/* DMA Length Register */
|
|
|
|
#define R_DMA_LEN (0x8C / 4)
|
|
|
|
|
|
|
|
/* Checksum Calculation Result */
|
|
|
|
#define R_DMA_CHECKSUM (0x90 / 4)
|
|
|
|
|
2019-11-19 17:12:06 +03:00
|
|
|
/* Read Timing Compensation Register */
|
2016-07-04 15:06:37 +03:00
|
|
|
#define R_TIMINGS (0x94 / 4)
|
|
|
|
|
2019-09-25 17:32:38 +03:00
|
|
|
/* SPI controller registers and bits (AST2400) */
|
2016-07-04 15:06:37 +03:00
|
|
|
#define R_SPI_CONF (0x00 / 4)
|
|
|
|
#define SPI_CONF_ENABLE_W0 0
|
|
|
|
#define R_SPI_CTRL0 (0x4 / 4)
|
|
|
|
#define R_SPI_MISC_CTRL (0x10 / 4)
|
|
|
|
#define R_SPI_TIMINGS (0x14 / 4)
|
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
#define ASPEED_SMC_R_SPI_MAX (0x20 / 4)
|
|
|
|
#define ASPEED_SMC_R_SMC_MAX (0x20 / 4)
|
|
|
|
|
2019-09-04 10:05:01 +03:00
|
|
|
/*
|
|
|
|
* DMA DRAM addresses should be 4 bytes aligned and the valid address
|
|
|
|
* range is 0x40000000 - 0x5FFFFFFF (AST2400)
|
|
|
|
* 0x80000000 - 0xBFFFFFFF (AST2500)
|
|
|
|
*
|
|
|
|
* DMA flash addresses should be 4 bytes aligned and the valid address
|
|
|
|
* range is 0x20000000 - 0x2FFFFFFF.
|
|
|
|
*
|
2024-06-04 08:44:28 +03:00
|
|
|
* DMA length is from 4 bytes to 32MB (AST2500)
|
2019-09-04 10:05:01 +03:00
|
|
|
* 0: 4 bytes
|
2024-06-04 08:44:28 +03:00
|
|
|
* 0x1FFFFFC: 32M bytes
|
|
|
|
*
|
2024-06-04 08:44:31 +03:00
|
|
|
* DMA length is from 1 byte to 32MB (AST2600, AST10x0 and AST2700)
|
2024-06-04 08:44:28 +03:00
|
|
|
* 0: 1 byte
|
|
|
|
* 0x1FFFFFF: 32M bytes
|
2019-09-04 10:05:01 +03:00
|
|
|
*/
|
2021-10-12 09:20:08 +03:00
|
|
|
#define DMA_DRAM_ADDR(asc, val) ((val) & (asc)->dma_dram_mask)
|
2024-06-04 08:44:29 +03:00
|
|
|
#define DMA_DRAM_ADDR_HIGH(val) ((val) & 0xf)
|
2021-10-12 09:20:08 +03:00
|
|
|
#define DMA_FLASH_ADDR(asc, val) ((val) & (asc)->dma_flash_mask)
|
2024-06-04 08:44:28 +03:00
|
|
|
#define DMA_LENGTH(val) ((val) & 0x01FFFFFF)
|
2019-09-04 10:05:01 +03:00
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
/* Flash opcodes. */
|
|
|
|
#define SPI_OP_READ 0x03 /* Read data bytes (low frequency) */
|
|
|
|
|
2019-01-29 14:46:05 +03:00
|
|
|
#define SNOOP_OFF 0xFF
|
|
|
|
#define SNOOP_START 0x0
|
|
|
|
|
2016-07-04 15:06:38 +03:00
|
|
|
/*
|
2020-10-12 15:49:53 +03:00
|
|
|
* Default segments mapping addresses and size for each peripheral per
|
2016-07-04 15:06:38 +03:00
|
|
|
* controller. These can be changed when board is initialized with the
|
2016-10-17 21:22:17 +03:00
|
|
|
* Segment Address Registers.
|
2016-07-04 15:06:38 +03:00
|
|
|
*/
|
2021-10-12 09:20:08 +03:00
|
|
|
static const AspeedSegments aspeed_2500_spi1_segments[];
|
|
|
|
static const AspeedSegments aspeed_2500_spi2_segments[];
|
2021-05-01 11:03:52 +03:00
|
|
|
|
2021-05-01 11:03:52 +03:00
|
|
|
#define ASPEED_SMC_FEATURE_DMA 0x1
|
2021-05-01 11:03:52 +03:00
|
|
|
#define ASPEED_SMC_FEATURE_DMA_GRANT 0x2
|
2021-10-12 09:20:07 +03:00
|
|
|
#define ASPEED_SMC_FEATURE_WDT_CONTROL 0x4
|
2024-06-04 08:44:29 +03:00
|
|
|
#define ASPEED_SMC_FEATURE_DMA_DRAM_ADDR_HIGH 0x08
|
2021-05-01 11:03:52 +03:00
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static inline bool aspeed_smc_has_dma(const AspeedSMCClass *asc)
|
2019-09-25 17:32:38 +03:00
|
|
|
{
|
2021-10-12 09:20:08 +03:00
|
|
|
return !!(asc->features & ASPEED_SMC_FEATURE_DMA);
|
2019-09-25 17:32:38 +03:00
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static inline bool aspeed_smc_has_wdt_control(const AspeedSMCClass *asc)
|
2019-09-25 17:32:38 +03:00
|
|
|
{
|
2021-10-12 09:20:08 +03:00
|
|
|
return !!(asc->features & ASPEED_SMC_FEATURE_WDT_CONTROL);
|
2019-09-25 17:32:38 +03:00
|
|
|
}
|
|
|
|
|
2024-06-04 08:44:29 +03:00
|
|
|
static inline bool aspeed_smc_has_dma64(const AspeedSMCClass *asc)
|
|
|
|
{
|
|
|
|
return !!(asc->features & ASPEED_SMC_FEATURE_DMA_DRAM_ADDR_HIGH);
|
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:07 +03:00
|
|
|
#define aspeed_smc_error(fmt, ...) \
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt "\n", __func__, ## __VA_ARGS__)
|
|
|
|
|
2016-10-17 21:22:17 +03:00
|
|
|
static bool aspeed_smc_flash_overlap(const AspeedSMCState *s,
|
|
|
|
const AspeedSegments *new,
|
|
|
|
int cs)
|
|
|
|
{
|
2021-10-12 09:20:08 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
2016-10-17 21:22:17 +03:00
|
|
|
AspeedSegments seg;
|
|
|
|
int i;
|
|
|
|
|
2022-03-08 11:18:11 +03:00
|
|
|
for (i = 0; i < asc->cs_num_max; i++) {
|
2016-10-17 21:22:17 +03:00
|
|
|
if (i == cs) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->reg_to_segment(s, s->regs[R_SEG_ADDR0 + i], &seg);
|
2016-10-17 21:22:17 +03:00
|
|
|
|
|
|
|
if (new->addr + new->size > seg.addr &&
|
|
|
|
new->addr < seg.addr + seg.size) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("new segment CS%d [ 0x%"
|
|
|
|
HWADDR_PRIx" - 0x%"HWADDR_PRIx" ] overlaps with "
|
|
|
|
"CS%d [ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]",
|
|
|
|
cs, new->addr, new->addr + new->size,
|
|
|
|
i, seg.addr, seg.addr + seg.size);
|
2016-10-17 21:22:17 +03:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2019-11-19 17:12:04 +03:00
|
|
|
static void aspeed_smc_flash_set_segment_region(AspeedSMCState *s, int cs,
|
|
|
|
uint64_t regval)
|
|
|
|
{
|
2021-10-12 09:20:08 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
2019-11-19 17:12:04 +03:00
|
|
|
AspeedSMCFlash *fl = &s->flashes[cs];
|
|
|
|
AspeedSegments seg;
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->reg_to_segment(s, regval, &seg);
|
2019-11-19 17:12:04 +03:00
|
|
|
|
|
|
|
memory_region_transaction_begin();
|
|
|
|
memory_region_set_size(&fl->mmio, seg.size);
|
2021-10-12 09:20:08 +03:00
|
|
|
memory_region_set_address(&fl->mmio, seg.addr - asc->flash_window_base);
|
2019-11-19 17:12:05 +03:00
|
|
|
memory_region_set_enabled(&fl->mmio, !!seg.size);
|
2019-11-19 17:12:04 +03:00
|
|
|
memory_region_transaction_commit();
|
|
|
|
|
2022-02-18 11:18:14 +03:00
|
|
|
if (asc->segment_addr_mask) {
|
|
|
|
regval &= asc->segment_addr_mask;
|
|
|
|
}
|
|
|
|
|
2019-11-19 17:12:04 +03:00
|
|
|
s->regs[R_SEG_ADDR0 + cs] = regval;
|
|
|
|
}
|
|
|
|
|
2016-10-17 21:22:17 +03:00
|
|
|
static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs,
|
|
|
|
uint64_t new)
|
|
|
|
{
|
2021-10-12 09:20:08 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
2016-10-17 21:22:17 +03:00
|
|
|
AspeedSegments seg;
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->reg_to_segment(s, new, &seg);
|
2016-10-17 21:22:17 +03:00
|
|
|
|
2020-02-06 14:26:44 +03:00
|
|
|
trace_aspeed_smc_flash_set_segment(cs, new, seg.addr, seg.addr + seg.size);
|
|
|
|
|
2016-10-17 21:22:17 +03:00
|
|
|
/* The start address of CS0 is read-only */
|
2021-10-12 09:20:08 +03:00
|
|
|
if (cs == 0 && seg.addr != asc->flash_window_base) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("Tried to change CS0 start address to 0x%"
|
|
|
|
HWADDR_PRIx, seg.addr);
|
2021-10-12 09:20:08 +03:00
|
|
|
seg.addr = asc->flash_window_base;
|
|
|
|
new = asc->segment_to_reg(s, &seg);
|
2016-10-17 21:22:17 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The end address of the AST2500 spi controllers is also
|
|
|
|
* read-only.
|
|
|
|
*/
|
2021-10-12 09:20:08 +03:00
|
|
|
if ((asc->segments == aspeed_2500_spi1_segments ||
|
|
|
|
asc->segments == aspeed_2500_spi2_segments) &&
|
2022-03-08 11:18:11 +03:00
|
|
|
cs == asc->cs_num_max &&
|
2021-10-12 09:20:08 +03:00
|
|
|
seg.addr + seg.size != asc->segments[cs].addr +
|
|
|
|
asc->segments[cs].size) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("Tried to change CS%d end address to 0x%"
|
|
|
|
HWADDR_PRIx, cs, seg.addr + seg.size);
|
2021-10-12 09:20:08 +03:00
|
|
|
seg.size = asc->segments[cs].addr + asc->segments[cs].size -
|
2016-12-27 17:59:28 +03:00
|
|
|
seg.addr;
|
2021-10-12 09:20:08 +03:00
|
|
|
new = asc->segment_to_reg(s, &seg);
|
2016-10-17 21:22:17 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Keep the segment in the overall flash window */
|
2019-11-19 17:12:05 +03:00
|
|
|
if (seg.size &&
|
2021-10-12 09:20:08 +03:00
|
|
|
(seg.addr + seg.size <= asc->flash_window_base ||
|
|
|
|
seg.addr > asc->flash_window_base + asc->flash_window_size)) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("new segment for CS%d is invalid : "
|
|
|
|
"[ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]",
|
|
|
|
cs, seg.addr, seg.addr + seg.size);
|
2016-10-17 21:22:17 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check start address vs. alignment */
|
2016-12-27 17:59:28 +03:00
|
|
|
if (seg.size && !QEMU_IS_ALIGNED(seg.addr, seg.size)) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("new segment for CS%d is not "
|
|
|
|
"aligned : [ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]",
|
|
|
|
cs, seg.addr, seg.addr + seg.size);
|
2016-10-17 21:22:17 +03:00
|
|
|
}
|
|
|
|
|
2016-12-27 17:59:28 +03:00
|
|
|
/* And segments should not overlap (in the specs) */
|
|
|
|
aspeed_smc_flash_overlap(s, &seg, cs);
|
2016-10-17 21:22:17 +03:00
|
|
|
|
|
|
|
/* All should be fine now to move the region */
|
2019-11-19 17:12:04 +03:00
|
|
|
aspeed_smc_flash_set_segment_region(s, cs, new);
|
2016-10-17 21:22:17 +03:00
|
|
|
}
|
|
|
|
|
2016-07-04 15:06:38 +03:00
|
|
|
static uint64_t aspeed_smc_flash_default_read(void *opaque, hwaddr addr,
|
|
|
|
unsigned size)
|
|
|
|
{
|
2022-03-08 11:18:11 +03:00
|
|
|
aspeed_smc_error("To 0x%" HWADDR_PRIx " of size %u", addr, size);
|
2016-07-04 15:06:38 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_smc_flash_default_write(void *opaque, hwaddr addr,
|
|
|
|
uint64_t data, unsigned size)
|
|
|
|
{
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("To 0x%" HWADDR_PRIx " of size %u: 0x%" PRIx64,
|
|
|
|
addr, size, data);
|
2016-07-04 15:06:38 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps aspeed_smc_flash_default_ops = {
|
|
|
|
.read = aspeed_smc_flash_default_read,
|
|
|
|
.write = aspeed_smc_flash_default_write,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 4,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-01-20 14:15:07 +03:00
|
|
|
static inline int aspeed_smc_flash_mode(const AspeedSMCFlash *fl)
|
2016-07-04 15:06:38 +03:00
|
|
|
{
|
2017-01-20 14:15:07 +03:00
|
|
|
const AspeedSMCState *s = fl->controller;
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
return s->regs[s->r_ctrl0 + fl->cs] & CTRL_CMD_MODE_MASK;
|
2016-07-04 15:06:38 +03:00
|
|
|
}
|
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
static inline bool aspeed_smc_is_writable(const AspeedSMCFlash *fl)
|
2016-07-04 15:06:38 +03:00
|
|
|
{
|
2017-01-20 14:15:08 +03:00
|
|
|
const AspeedSMCState *s = fl->controller;
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
return s->regs[s->r_conf] & (1 << (s->conf_enable_w0 + fl->cs));
|
2016-07-04 15:06:38 +03:00
|
|
|
}
|
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
static inline int aspeed_smc_flash_cmd(const AspeedSMCFlash *fl)
|
2016-07-04 15:06:38 +03:00
|
|
|
{
|
2017-01-20 14:15:07 +03:00
|
|
|
const AspeedSMCState *s = fl->controller;
|
2021-10-12 09:20:08 +03:00
|
|
|
int cmd = (s->regs[s->r_ctrl0 + fl->cs] >> CTRL_CMD_SHIFT) & CTRL_CMD_MASK;
|
2017-01-20 14:15:07 +03:00
|
|
|
|
2019-09-25 17:32:38 +03:00
|
|
|
/*
|
|
|
|
* In read mode, the default SPI command is READ (0x3). In other
|
|
|
|
* modes, the command should necessarily be defined
|
|
|
|
*
|
|
|
|
* TODO: add support for READ4 (0x13) on AST2600
|
|
|
|
*/
|
2017-01-20 14:15:08 +03:00
|
|
|
if (aspeed_smc_flash_mode(fl) == CTRL_READMODE) {
|
|
|
|
cmd = SPI_OP_READ;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!cmd) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("no command defined for mode %d",
|
|
|
|
aspeed_smc_flash_mode(fl));
|
2017-01-20 14:15:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
return cmd;
|
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static inline int aspeed_smc_flash_addr_width(const AspeedSMCFlash *fl)
|
2017-01-20 14:15:08 +03:00
|
|
|
{
|
|
|
|
const AspeedSMCState *s = fl->controller;
|
2022-10-24 12:20:15 +03:00
|
|
|
AspeedSMCClass *asc = fl->asc;
|
2017-01-20 14:15:08 +03:00
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
if (asc->addr_width) {
|
|
|
|
return asc->addr_width(s);
|
2017-01-20 14:15:08 +03:00
|
|
|
} else {
|
2021-10-12 09:20:08 +03:00
|
|
|
return s->regs[s->r_ce_ctrl] & (1 << (CTRL_EXTENDED0 + fl->cs)) ? 4 : 3;
|
2017-01-20 14:15:08 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-02-06 14:26:45 +03:00
|
|
|
static void aspeed_smc_flash_do_select(AspeedSMCFlash *fl, bool unselect)
|
2017-01-20 14:15:08 +03:00
|
|
|
{
|
2020-02-06 14:26:45 +03:00
|
|
|
AspeedSMCState *s = fl->controller;
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
trace_aspeed_smc_flash_select(fl->cs, unselect ? "un" : "");
|
2017-01-20 14:15:08 +03:00
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
qemu_set_irq(s->cs_lines[fl->cs], unselect);
|
2017-01-20 14:15:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_smc_flash_select(AspeedSMCFlash *fl)
|
|
|
|
{
|
2020-02-06 14:26:45 +03:00
|
|
|
aspeed_smc_flash_do_select(fl, false);
|
2017-01-20 14:15:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_smc_flash_unselect(AspeedSMCFlash *fl)
|
|
|
|
{
|
2020-02-06 14:26:45 +03:00
|
|
|
aspeed_smc_flash_do_select(fl, true);
|
2017-01-20 14:15:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl,
|
|
|
|
uint32_t addr)
|
|
|
|
{
|
|
|
|
const AspeedSMCState *s = fl->controller;
|
2022-10-24 12:20:15 +03:00
|
|
|
AspeedSMCClass *asc = fl->asc;
|
2017-01-20 14:15:08 +03:00
|
|
|
AspeedSegments seg;
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->reg_to_segment(s, s->regs[R_SEG_ADDR0 + fl->cs], &seg);
|
2017-02-10 20:40:30 +03:00
|
|
|
if ((addr % seg.size) != addr) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("invalid address 0x%08x for CS%d segment : "
|
|
|
|
"[ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]",
|
2021-10-12 09:20:08 +03:00
|
|
|
addr, fl->cs, seg.addr, seg.addr + seg.size);
|
2017-02-10 20:40:30 +03:00
|
|
|
addr %= seg.size;
|
2017-01-20 14:15:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
2017-01-27 18:20:20 +03:00
|
|
|
static int aspeed_smc_flash_dummies(const AspeedSMCFlash *fl)
|
|
|
|
{
|
|
|
|
const AspeedSMCState *s = fl->controller;
|
2021-10-12 09:20:08 +03:00
|
|
|
uint32_t r_ctrl0 = s->regs[s->r_ctrl0 + fl->cs];
|
2017-01-27 18:20:20 +03:00
|
|
|
uint32_t dummy_high = (r_ctrl0 >> CTRL_DUMMY_HIGH_SHIFT) & 0x1;
|
|
|
|
uint32_t dummy_low = (r_ctrl0 >> CTRL_DUMMY_LOW_SHIFT) & 0x3;
|
2018-06-26 19:50:39 +03:00
|
|
|
uint32_t dummies = ((dummy_high << 2) | dummy_low) * 8;
|
2017-01-27 18:20:20 +03:00
|
|
|
|
2018-06-26 19:50:39 +03:00
|
|
|
if (r_ctrl0 & CTRL_IO_DUAL_ADDR_DATA) {
|
|
|
|
dummies /= 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
return dummies;
|
2017-01-27 18:20:20 +03:00
|
|
|
}
|
|
|
|
|
2018-06-26 19:50:39 +03:00
|
|
|
static void aspeed_smc_flash_setup(AspeedSMCFlash *fl, uint32_t addr)
|
2017-01-20 14:15:08 +03:00
|
|
|
{
|
|
|
|
const AspeedSMCState *s = fl->controller;
|
|
|
|
uint8_t cmd = aspeed_smc_flash_cmd(fl);
|
2021-10-12 09:20:08 +03:00
|
|
|
int i = aspeed_smc_flash_addr_width(fl);
|
2017-01-20 14:15:08 +03:00
|
|
|
|
|
|
|
/* Flash access can not exceed CS segment */
|
|
|
|
addr = aspeed_smc_check_segment_addr(fl, addr);
|
|
|
|
|
|
|
|
ssi_transfer(s->spi, cmd);
|
2020-12-10 14:11:03 +03:00
|
|
|
while (i--) {
|
|
|
|
if (aspeed_smc_addr_byte_enabled(s, i)) {
|
|
|
|
ssi_transfer(s->spi, (addr >> (i * 8)) & 0xff);
|
|
|
|
}
|
2017-01-20 14:15:08 +03:00
|
|
|
}
|
2018-06-26 19:50:39 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Use fake transfers to model dummy bytes. The value should
|
|
|
|
* be configured to some non-zero value in fast read mode and
|
|
|
|
* zero in read mode. But, as the HW allows inconsistent
|
|
|
|
* settings, let's check for fast read mode.
|
|
|
|
*/
|
|
|
|
if (aspeed_smc_flash_mode(fl) == CTRL_FREADMODE) {
|
|
|
|
for (i = 0; i < aspeed_smc_flash_dummies(fl); i++) {
|
2019-01-29 14:46:05 +03:00
|
|
|
ssi_transfer(fl->controller->spi, s->regs[R_DUMMY_DATA] & 0xff);
|
2018-06-26 19:50:39 +03:00
|
|
|
}
|
|
|
|
}
|
2016-07-04 15:06:38 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size)
|
|
|
|
{
|
|
|
|
AspeedSMCFlash *fl = opaque;
|
2017-01-20 14:15:08 +03:00
|
|
|
AspeedSMCState *s = fl->controller;
|
2016-07-04 15:06:38 +03:00
|
|
|
uint64_t ret = 0;
|
|
|
|
int i;
|
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
switch (aspeed_smc_flash_mode(fl)) {
|
|
|
|
case CTRL_USERMODE:
|
2016-07-04 15:06:38 +03:00
|
|
|
for (i = 0; i < size; i++) {
|
2022-06-30 10:21:13 +03:00
|
|
|
ret |= (uint64_t) ssi_transfer(s->spi, 0x0) << (8 * i);
|
2016-07-04 15:06:38 +03:00
|
|
|
}
|
2017-01-20 14:15:08 +03:00
|
|
|
break;
|
|
|
|
case CTRL_READMODE:
|
|
|
|
case CTRL_FREADMODE:
|
|
|
|
aspeed_smc_flash_select(fl);
|
2018-06-26 19:50:39 +03:00
|
|
|
aspeed_smc_flash_setup(fl, addr);
|
2017-01-27 18:20:20 +03:00
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
for (i = 0; i < size; i++) {
|
2022-06-30 10:21:13 +03:00
|
|
|
ret |= (uint64_t) ssi_transfer(s->spi, 0x0) << (8 * i);
|
2017-01-20 14:15:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
aspeed_smc_flash_unselect(fl);
|
|
|
|
break;
|
|
|
|
default:
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("invalid flash mode %d", aspeed_smc_flash_mode(fl));
|
2016-07-04 15:06:38 +03:00
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
trace_aspeed_smc_flash_read(fl->cs, addr, size, ret,
|
2020-02-06 14:26:44 +03:00
|
|
|
aspeed_smc_flash_mode(fl));
|
2016-07-04 15:06:38 +03:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2019-01-29 14:46:05 +03:00
|
|
|
/*
|
|
|
|
* TODO (clg@kaod.org): stolen from xilinx_spips.c. Should move to a
|
|
|
|
* common include header.
|
|
|
|
*/
|
|
|
|
typedef enum {
|
|
|
|
READ = 0x3, READ_4 = 0x13,
|
|
|
|
FAST_READ = 0xb, FAST_READ_4 = 0x0c,
|
|
|
|
DOR = 0x3b, DOR_4 = 0x3c,
|
|
|
|
QOR = 0x6b, QOR_4 = 0x6c,
|
|
|
|
DIOR = 0xbb, DIOR_4 = 0xbc,
|
|
|
|
QIOR = 0xeb, QIOR_4 = 0xec,
|
|
|
|
|
|
|
|
PP = 0x2, PP_4 = 0x12,
|
|
|
|
DPP = 0xa2,
|
|
|
|
QPP = 0x32, QPP_4 = 0x34,
|
|
|
|
} FlashCMD;
|
|
|
|
|
|
|
|
static int aspeed_smc_num_dummies(uint8_t command)
|
|
|
|
{
|
|
|
|
switch (command) { /* check for dummies */
|
|
|
|
case READ: /* no dummy bytes/cycles */
|
|
|
|
case PP:
|
|
|
|
case DPP:
|
|
|
|
case QPP:
|
|
|
|
case READ_4:
|
|
|
|
case PP_4:
|
|
|
|
case QPP_4:
|
|
|
|
return 0;
|
|
|
|
case FAST_READ:
|
|
|
|
case DOR:
|
|
|
|
case QOR:
|
2020-03-16 18:52:24 +03:00
|
|
|
case FAST_READ_4:
|
2019-01-29 14:46:05 +03:00
|
|
|
case DOR_4:
|
|
|
|
case QOR_4:
|
|
|
|
return 1;
|
|
|
|
case DIOR:
|
|
|
|
case DIOR_4:
|
|
|
|
return 2;
|
|
|
|
case QIOR:
|
|
|
|
case QIOR_4:
|
|
|
|
return 4;
|
|
|
|
default:
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool aspeed_smc_do_snoop(AspeedSMCFlash *fl, uint64_t data,
|
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
AspeedSMCState *s = fl->controller;
|
2021-10-12 09:20:08 +03:00
|
|
|
uint8_t addr_width = aspeed_smc_flash_addr_width(fl);
|
2019-01-29 14:46:05 +03:00
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
trace_aspeed_smc_do_snoop(fl->cs, s->snoop_index, s->snoop_dummies,
|
2020-02-06 14:26:44 +03:00
|
|
|
(uint8_t) data & 0xff);
|
|
|
|
|
2019-01-29 14:46:05 +03:00
|
|
|
if (s->snoop_index == SNOOP_OFF) {
|
|
|
|
return false; /* Do nothing */
|
|
|
|
|
|
|
|
} else if (s->snoop_index == SNOOP_START) {
|
|
|
|
uint8_t cmd = data & 0xff;
|
|
|
|
int ndummies = aspeed_smc_num_dummies(cmd);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* No dummy cycles are expected with the current command. Turn
|
|
|
|
* off snooping and let the transfer proceed normally.
|
|
|
|
*/
|
|
|
|
if (ndummies <= 0) {
|
|
|
|
s->snoop_index = SNOOP_OFF;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
s->snoop_dummies = ndummies * 8;
|
|
|
|
|
|
|
|
} else if (s->snoop_index >= addr_width + 1) {
|
|
|
|
|
|
|
|
/* The SPI transfer has reached the dummy cycles sequence */
|
|
|
|
for (; s->snoop_dummies; s->snoop_dummies--) {
|
|
|
|
ssi_transfer(s->spi, s->regs[R_DUMMY_DATA] & 0xff);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* If no more dummy cycles are expected, turn off snooping */
|
|
|
|
if (!s->snoop_dummies) {
|
|
|
|
s->snoop_index = SNOOP_OFF;
|
|
|
|
} else {
|
|
|
|
s->snoop_index += size;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Dummy cycles have been faked already. Ignore the current
|
|
|
|
* SPI transfer
|
|
|
|
*/
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
s->snoop_index += size;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2016-07-04 15:06:38 +03:00
|
|
|
static void aspeed_smc_flash_write(void *opaque, hwaddr addr, uint64_t data,
|
2018-09-25 16:02:33 +03:00
|
|
|
unsigned size)
|
2016-07-04 15:06:38 +03:00
|
|
|
{
|
|
|
|
AspeedSMCFlash *fl = opaque;
|
2017-01-20 14:15:08 +03:00
|
|
|
AspeedSMCState *s = fl->controller;
|
2016-07-04 15:06:38 +03:00
|
|
|
int i;
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
trace_aspeed_smc_flash_write(fl->cs, addr, size, data,
|
2020-02-06 14:26:44 +03:00
|
|
|
aspeed_smc_flash_mode(fl));
|
|
|
|
|
2017-01-20 14:15:07 +03:00
|
|
|
if (!aspeed_smc_is_writable(fl)) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("flash is not writable at 0x%" HWADDR_PRIx, addr);
|
2016-07-04 15:06:38 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
switch (aspeed_smc_flash_mode(fl)) {
|
|
|
|
case CTRL_USERMODE:
|
2019-01-29 14:46:05 +03:00
|
|
|
if (aspeed_smc_do_snoop(fl, data, size)) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
for (i = 0; i < size; i++) {
|
|
|
|
ssi_transfer(s->spi, (data >> (8 * i)) & 0xff);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CTRL_WRITEMODE:
|
|
|
|
aspeed_smc_flash_select(fl);
|
2018-06-26 19:50:39 +03:00
|
|
|
aspeed_smc_flash_setup(fl, addr);
|
2017-01-20 14:15:08 +03:00
|
|
|
|
|
|
|
for (i = 0; i < size; i++) {
|
|
|
|
ssi_transfer(s->spi, (data >> (8 * i)) & 0xff);
|
|
|
|
}
|
2016-07-04 15:06:38 +03:00
|
|
|
|
2017-01-20 14:15:08 +03:00
|
|
|
aspeed_smc_flash_unselect(fl);
|
|
|
|
break;
|
|
|
|
default:
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("invalid flash mode %d", aspeed_smc_flash_mode(fl));
|
2016-07-04 15:06:38 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps aspeed_smc_flash_ops = {
|
|
|
|
.read = aspeed_smc_flash_read,
|
|
|
|
.write = aspeed_smc_flash_write,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 4,
|
|
|
|
},
|
2016-07-04 15:06:37 +03:00
|
|
|
};
|
|
|
|
|
2020-02-06 14:26:45 +03:00
|
|
|
static void aspeed_smc_flash_update_ctrl(AspeedSMCFlash *fl, uint32_t value)
|
2016-07-04 15:06:37 +03:00
|
|
|
{
|
2019-01-29 14:46:05 +03:00
|
|
|
AspeedSMCState *s = fl->controller;
|
2020-02-06 14:26:45 +03:00
|
|
|
bool unselect;
|
|
|
|
|
|
|
|
/* User mode selects the CS, other modes unselect */
|
|
|
|
unselect = (value & CTRL_CMD_MODE_MASK) != CTRL_USERMODE;
|
|
|
|
|
|
|
|
/* A change of CTRL_CE_STOP_ACTIVE from 0 to 1, unselects the CS */
|
2021-10-12 09:20:08 +03:00
|
|
|
if (!(s->regs[s->r_ctrl0 + fl->cs] & CTRL_CE_STOP_ACTIVE) &&
|
2020-02-06 14:26:45 +03:00
|
|
|
value & CTRL_CE_STOP_ACTIVE) {
|
|
|
|
unselect = true;
|
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
s->regs[s->r_ctrl0 + fl->cs] = value;
|
2019-01-29 14:46:05 +03:00
|
|
|
|
2020-02-06 14:26:45 +03:00
|
|
|
s->snoop_index = unselect ? SNOOP_OFF : SNOOP_START;
|
2016-07-04 15:06:37 +03:00
|
|
|
|
2020-02-06 14:26:45 +03:00
|
|
|
aspeed_smc_flash_do_select(fl, unselect);
|
2016-07-04 15:06:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_smc_reset(DeviceState *d)
|
|
|
|
{
|
|
|
|
AspeedSMCState *s = ASPEED_SMC(d);
|
2021-10-12 09:20:08 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
2016-07-04 15:06:37 +03:00
|
|
|
int i;
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
if (asc->resets) {
|
|
|
|
memcpy(s->regs, asc->resets, sizeof s->regs);
|
|
|
|
} else {
|
|
|
|
memset(s->regs, 0, sizeof s->regs);
|
|
|
|
}
|
2016-07-04 15:06:37 +03:00
|
|
|
|
aspeed/smc: Wire CS lines at reset
Currently, a set of default flash devices is created at machine init
and drives defined on the QEMU command line are associated to the FMC
and SPI controllers in sequence :
-drive file<file>,format=raw,if=mtd
-drive file<file1>,format=raw,if=mtd
The CS lines are wired in the same creation loop. This makes a strong
assumption on the ordering and is not very flexible since only a
limited set of flash devices can be defined : 1 FMC + 1 or 2 SPI,
which is less than what the SoC really supports.
A better alternative would be to define the flash devices on the
command line using a blockdev attached to a CS line of a SSI bus :
-blockdev node-name=fmc0,driver=file,filename=./flash.img
-device mx66u51235f,cs=0x0,bus=ssi.0,drive=fmc0
However, user created flash devices are not correctly wired to their
SPI controller and consequently can not be used by the machine. Fix
that and wire the CS lines of all available devices when the SSI bus
is reset.
Reviewed-by: Joel Stanley <joel@jms.id.au>
Signed-off-by: Cédric Le Goater <clg@kaod.org>
2023-06-07 07:39:37 +03:00
|
|
|
for (i = 0; i < asc->cs_num_max; i++) {
|
|
|
|
DeviceState *dev = ssi_get_cs(s->spi, i);
|
|
|
|
if (dev) {
|
2024-03-19 10:33:20 +03:00
|
|
|
Object *o = OBJECT(dev);
|
|
|
|
|
|
|
|
if (!object_dynamic_cast(o, TYPE_M25P80)) {
|
|
|
|
warn_report("Aspeed SMC %s.%d : Invalid %s device type",
|
|
|
|
BUS(s->spi)->name, i, object_get_typename(o));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
aspeed/smc: Wire CS lines at reset
Currently, a set of default flash devices is created at machine init
and drives defined on the QEMU command line are associated to the FMC
and SPI controllers in sequence :
-drive file<file>,format=raw,if=mtd
-drive file<file1>,format=raw,if=mtd
The CS lines are wired in the same creation loop. This makes a strong
assumption on the ordering and is not very flexible since only a
limited set of flash devices can be defined : 1 FMC + 1 or 2 SPI,
which is less than what the SoC really supports.
A better alternative would be to define the flash devices on the
command line using a blockdev attached to a CS line of a SSI bus :
-blockdev node-name=fmc0,driver=file,filename=./flash.img
-device mx66u51235f,cs=0x0,bus=ssi.0,drive=fmc0
However, user created flash devices are not correctly wired to their
SPI controller and consequently can not be used by the machine. Fix
that and wire the CS lines of all available devices when the SSI bus
is reset.
Reviewed-by: Joel Stanley <joel@jms.id.au>
Signed-off-by: Cédric Le Goater <clg@kaod.org>
2023-06-07 07:39:37 +03:00
|
|
|
qemu_irq cs_line = qdev_get_gpio_in_named(dev, SSI_GPIO_CS, 0);
|
|
|
|
qdev_connect_gpio_out_named(DEVICE(s), "cs", i, cs_line);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-10-12 15:49:53 +03:00
|
|
|
/* Unselect all peripherals */
|
2022-03-08 11:18:11 +03:00
|
|
|
for (i = 0; i < asc->cs_num_max; ++i) {
|
2016-07-04 15:06:37 +03:00
|
|
|
s->regs[s->r_ctrl0 + i] |= CTRL_CE_STOP_ACTIVE;
|
2017-01-20 14:15:07 +03:00
|
|
|
qemu_set_irq(s->cs_lines[i], true);
|
2016-07-04 15:06:37 +03:00
|
|
|
}
|
|
|
|
|
2019-11-19 17:12:04 +03:00
|
|
|
/* setup the default segment register values and regions for all */
|
2022-03-08 11:18:11 +03:00
|
|
|
for (i = 0; i < asc->cs_num_max; ++i) {
|
2019-11-19 17:12:04 +03:00
|
|
|
aspeed_smc_flash_set_segment_region(s, i,
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segment_to_reg(s, &asc->segments[i]));
|
2016-10-17 21:22:17 +03:00
|
|
|
}
|
2017-01-20 14:15:07 +03:00
|
|
|
|
2019-01-29 14:46:05 +03:00
|
|
|
s->snoop_index = SNOOP_OFF;
|
|
|
|
s->snoop_dummies = 0;
|
2016-07-04 15:06:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static uint64_t aspeed_smc_read(void *opaque, hwaddr addr, unsigned int size)
|
|
|
|
{
|
|
|
|
AspeedSMCState *s = ASPEED_SMC(opaque);
|
2021-10-12 09:20:08 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(opaque);
|
2016-07-04 15:06:37 +03:00
|
|
|
|
|
|
|
addr >>= 2;
|
|
|
|
|
2016-07-14 18:51:38 +03:00
|
|
|
if (addr == s->r_conf ||
|
2019-11-19 17:12:06 +03:00
|
|
|
(addr >= s->r_timings &&
|
2021-10-12 09:20:08 +03:00
|
|
|
addr < s->r_timings + asc->nregs_timings) ||
|
2016-07-14 18:51:38 +03:00
|
|
|
addr == s->r_ce_ctrl ||
|
2020-12-10 14:11:03 +03:00
|
|
|
addr == R_CE_CMD_CTRL ||
|
2016-07-14 18:51:38 +03:00
|
|
|
addr == R_INTR_CTRL ||
|
2019-01-29 14:46:05 +03:00
|
|
|
addr == R_DUMMY_DATA ||
|
2021-10-12 09:20:08 +03:00
|
|
|
(aspeed_smc_has_wdt_control(asc) && addr == R_FMC_WDT2_CTRL) ||
|
|
|
|
(aspeed_smc_has_dma(asc) && addr == R_DMA_CTRL) ||
|
|
|
|
(aspeed_smc_has_dma(asc) && addr == R_DMA_FLASH_ADDR) ||
|
|
|
|
(aspeed_smc_has_dma(asc) && addr == R_DMA_DRAM_ADDR) ||
|
2024-06-04 08:44:29 +03:00
|
|
|
(aspeed_smc_has_dma(asc) && aspeed_smc_has_dma64(asc) &&
|
|
|
|
addr == R_DMA_DRAM_ADDR_HIGH) ||
|
2021-10-12 09:20:08 +03:00
|
|
|
(aspeed_smc_has_dma(asc) && addr == R_DMA_LEN) ||
|
|
|
|
(aspeed_smc_has_dma(asc) && addr == R_DMA_CHECKSUM) ||
|
2020-10-12 15:49:53 +03:00
|
|
|
(addr >= R_SEG_ADDR0 &&
|
2022-03-08 11:18:11 +03:00
|
|
|
addr < R_SEG_ADDR0 + asc->cs_num_max) ||
|
|
|
|
(addr >= s->r_ctrl0 && addr < s->r_ctrl0 + asc->cs_num_max)) {
|
2020-02-06 14:26:44 +03:00
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
trace_aspeed_smc_read(addr << 2, size, s->regs[addr]);
|
2020-02-06 14:26:44 +03:00
|
|
|
|
2016-07-14 18:51:38 +03:00
|
|
|
return s->regs[addr];
|
|
|
|
} else {
|
2016-07-04 15:06:37 +03:00
|
|
|
qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n",
|
2016-07-14 18:51:38 +03:00
|
|
|
__func__, addr);
|
2019-01-29 14:46:05 +03:00
|
|
|
return -1;
|
2016-07-04 15:06:37 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-09-04 10:05:02 +03:00
|
|
|
static uint8_t aspeed_smc_hclk_divisor(uint8_t hclk_mask)
|
|
|
|
{
|
|
|
|
/* HCLK/1 .. HCLK/16 */
|
|
|
|
const uint8_t hclk_divisors[] = {
|
|
|
|
15, 7, 14, 6, 13, 5, 12, 4, 11, 3, 10, 2, 9, 1, 8, 0
|
|
|
|
};
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(hclk_divisors); i++) {
|
|
|
|
if (hclk_mask == hclk_divisors[i]) {
|
|
|
|
return i + 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2024-07-12 18:13:15 +03:00
|
|
|
g_assert_not_reached();
|
2019-09-04 10:05:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* When doing calibration, the SPI clock rate in the CE0 Control
|
|
|
|
* Register and the read delay cycles in the Read Timing Compensation
|
|
|
|
* Register are set using bit[11:4] of the DMA Control Register.
|
|
|
|
*/
|
|
|
|
static void aspeed_smc_dma_calibration(AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
uint8_t delay =
|
|
|
|
(s->regs[R_DMA_CTRL] >> DMA_CTRL_DELAY_SHIFT) & DMA_CTRL_DELAY_MASK;
|
|
|
|
uint8_t hclk_mask =
|
|
|
|
(s->regs[R_DMA_CTRL] >> DMA_CTRL_FREQ_SHIFT) & DMA_CTRL_FREQ_MASK;
|
|
|
|
uint8_t hclk_div = aspeed_smc_hclk_divisor(hclk_mask);
|
|
|
|
uint32_t hclk_shift = (hclk_div - 1) << 2;
|
|
|
|
uint8_t cs;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The Read Timing Compensation Register values apply to all CS on
|
|
|
|
* the SPI bus and only HCLK/1 - HCLK/5 can have tunable delays
|
|
|
|
*/
|
|
|
|
if (hclk_div && hclk_div < 6) {
|
|
|
|
s->regs[s->r_timings] &= ~(0xf << hclk_shift);
|
|
|
|
s->regs[s->r_timings] |= delay << hclk_shift;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* TODO: compute the CS from the DMA address and the segment
|
|
|
|
* registers. This is not really a problem for now because the
|
|
|
|
* Timing Register values apply to all CS and software uses CS0 to
|
|
|
|
* do calibration.
|
|
|
|
*/
|
|
|
|
cs = 0;
|
|
|
|
s->regs[s->r_ctrl0 + cs] &=
|
|
|
|
~(CE_CTRL_CLOCK_FREQ_MASK << CE_CTRL_CLOCK_FREQ_SHIFT);
|
|
|
|
s->regs[s->r_ctrl0 + cs] |= CE_CTRL_CLOCK_FREQ(hclk_div);
|
|
|
|
}
|
|
|
|
|
2019-09-04 10:05:03 +03:00
|
|
|
/*
|
|
|
|
* Emulate read errors in the DMA Checksum Register for high
|
|
|
|
* frequencies and optimistic settings of the Read Timing Compensation
|
|
|
|
* Register. This will help in tuning the SPI timing calibration
|
|
|
|
* algorithm.
|
|
|
|
*/
|
|
|
|
static bool aspeed_smc_inject_read_failure(AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
uint8_t delay =
|
|
|
|
(s->regs[R_DMA_CTRL] >> DMA_CTRL_DELAY_SHIFT) & DMA_CTRL_DELAY_MASK;
|
|
|
|
uint8_t hclk_mask =
|
|
|
|
(s->regs[R_DMA_CTRL] >> DMA_CTRL_FREQ_SHIFT) & DMA_CTRL_FREQ_MASK;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Typical values of a palmetto-bmc machine.
|
|
|
|
*/
|
|
|
|
switch (aspeed_smc_hclk_divisor(hclk_mask)) {
|
|
|
|
case 4 ... 16:
|
|
|
|
return false;
|
|
|
|
case 3: /* at least one HCLK cycle delay */
|
|
|
|
return (delay & 0x7) < 1;
|
|
|
|
case 2: /* at least two HCLK cycle delay */
|
|
|
|
return (delay & 0x7) < 2;
|
|
|
|
case 1: /* (> 100MHz) is above the max freq of the controller */
|
|
|
|
return true;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2024-06-04 08:44:29 +03:00
|
|
|
static uint64_t aspeed_smc_dma_dram_addr(AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
return s->regs[R_DMA_DRAM_ADDR] |
|
|
|
|
((uint64_t) s->regs[R_DMA_DRAM_ADDR_HIGH] << 32);
|
|
|
|
}
|
|
|
|
|
2024-06-04 08:44:28 +03:00
|
|
|
static uint32_t aspeed_smc_dma_len(AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
|
|
|
|
|
|
|
return QEMU_ALIGN_UP(s->regs[R_DMA_LEN] + asc->dma_start_length, 4);
|
|
|
|
}
|
|
|
|
|
2019-09-04 10:05:01 +03:00
|
|
|
/*
|
|
|
|
* Accumulate the result of the reads to provide a checksum that will
|
|
|
|
* be used to validate the read timing settings.
|
|
|
|
*/
|
|
|
|
static void aspeed_smc_dma_checksum(AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
MemTxResult result;
|
2024-06-04 08:44:28 +03:00
|
|
|
uint32_t dma_len;
|
2019-09-04 10:05:01 +03:00
|
|
|
uint32_t data;
|
|
|
|
|
|
|
|
if (s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("invalid direction for DMA checksum");
|
2019-09-04 10:05:01 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2019-09-04 10:05:02 +03:00
|
|
|
if (s->regs[R_DMA_CTRL] & DMA_CTRL_CALIB) {
|
|
|
|
aspeed_smc_dma_calibration(s);
|
|
|
|
}
|
|
|
|
|
2024-06-04 08:44:28 +03:00
|
|
|
dma_len = aspeed_smc_dma_len(s);
|
|
|
|
|
|
|
|
while (dma_len) {
|
2019-09-04 10:05:01 +03:00
|
|
|
data = address_space_ldl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR],
|
|
|
|
MEMTXATTRS_UNSPECIFIED, &result);
|
|
|
|
if (result != MEMTX_OK) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("Flash read failed @%08x",
|
|
|
|
s->regs[R_DMA_FLASH_ADDR]);
|
2019-09-04 10:05:01 +03:00
|
|
|
return;
|
|
|
|
}
|
2020-02-06 14:26:44 +03:00
|
|
|
trace_aspeed_smc_dma_checksum(s->regs[R_DMA_FLASH_ADDR], data);
|
2019-09-04 10:05:01 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* When the DMA is on-going, the DMA registers are updated
|
|
|
|
* with the current working addresses and length.
|
|
|
|
*/
|
|
|
|
s->regs[R_DMA_CHECKSUM] += data;
|
|
|
|
s->regs[R_DMA_FLASH_ADDR] += 4;
|
2024-06-04 08:44:28 +03:00
|
|
|
dma_len -= 4;
|
|
|
|
s->regs[R_DMA_LEN] = dma_len;
|
2019-09-04 10:05:01 +03:00
|
|
|
}
|
2019-09-04 10:05:03 +03:00
|
|
|
|
|
|
|
if (s->inject_failure && aspeed_smc_inject_read_failure(s)) {
|
|
|
|
s->regs[R_DMA_CHECKSUM] = 0xbadc0de;
|
|
|
|
}
|
|
|
|
|
2019-09-04 10:05:01 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_smc_dma_rw(AspeedSMCState *s)
|
|
|
|
{
|
2024-06-04 08:44:29 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
|
|
|
uint64_t dma_dram_offset;
|
|
|
|
uint64_t dma_dram_addr;
|
2019-09-04 10:05:01 +03:00
|
|
|
MemTxResult result;
|
2024-06-04 08:44:28 +03:00
|
|
|
uint32_t dma_len;
|
2019-09-04 10:05:01 +03:00
|
|
|
uint32_t data;
|
|
|
|
|
2024-06-04 08:44:28 +03:00
|
|
|
dma_len = aspeed_smc_dma_len(s);
|
2024-06-04 08:44:29 +03:00
|
|
|
dma_dram_addr = aspeed_smc_dma_dram_addr(s);
|
|
|
|
|
|
|
|
if (aspeed_smc_has_dma64(asc)) {
|
|
|
|
dma_dram_offset = dma_dram_addr - s->dram_base;
|
|
|
|
} else {
|
|
|
|
dma_dram_offset = dma_dram_addr;
|
|
|
|
}
|
2024-06-04 08:44:28 +03:00
|
|
|
|
2020-03-23 20:22:30 +03:00
|
|
|
trace_aspeed_smc_dma_rw(s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE ?
|
|
|
|
"write" : "read",
|
|
|
|
s->regs[R_DMA_FLASH_ADDR],
|
2024-06-04 08:44:29 +03:00
|
|
|
dma_dram_offset,
|
2024-06-04 08:44:28 +03:00
|
|
|
dma_len);
|
|
|
|
while (dma_len) {
|
2019-09-04 10:05:01 +03:00
|
|
|
if (s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE) {
|
2024-06-04 08:44:29 +03:00
|
|
|
data = address_space_ldl_le(&s->dram_as, dma_dram_offset,
|
2019-09-04 10:05:01 +03:00
|
|
|
MEMTXATTRS_UNSPECIFIED, &result);
|
|
|
|
if (result != MEMTX_OK) {
|
2024-06-04 08:44:29 +03:00
|
|
|
aspeed_smc_error("DRAM read failed @%" PRIx64,
|
|
|
|
dma_dram_offset);
|
2019-09-04 10:05:01 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
address_space_stl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR],
|
|
|
|
data, MEMTXATTRS_UNSPECIFIED, &result);
|
|
|
|
if (result != MEMTX_OK) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("Flash write failed @%08x",
|
|
|
|
s->regs[R_DMA_FLASH_ADDR]);
|
2019-09-04 10:05:01 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
data = address_space_ldl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR],
|
|
|
|
MEMTXATTRS_UNSPECIFIED, &result);
|
|
|
|
if (result != MEMTX_OK) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("Flash read failed @%08x",
|
|
|
|
s->regs[R_DMA_FLASH_ADDR]);
|
2019-09-04 10:05:01 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2024-06-04 08:44:29 +03:00
|
|
|
address_space_stl_le(&s->dram_as, dma_dram_offset,
|
2019-09-04 10:05:01 +03:00
|
|
|
data, MEMTXATTRS_UNSPECIFIED, &result);
|
|
|
|
if (result != MEMTX_OK) {
|
2024-06-04 08:44:29 +03:00
|
|
|
aspeed_smc_error("DRAM write failed @%" PRIx64,
|
|
|
|
dma_dram_offset);
|
2019-09-04 10:05:01 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* When the DMA is on-going, the DMA registers are updated
|
|
|
|
* with the current working addresses and length.
|
|
|
|
*/
|
2024-06-04 08:44:29 +03:00
|
|
|
dma_dram_offset += 4;
|
|
|
|
dma_dram_addr += 4;
|
|
|
|
|
|
|
|
s->regs[R_DMA_DRAM_ADDR_HIGH] = dma_dram_addr >> 32;
|
|
|
|
s->regs[R_DMA_DRAM_ADDR] = dma_dram_addr & 0xffffffff;
|
2019-09-04 10:05:01 +03:00
|
|
|
s->regs[R_DMA_FLASH_ADDR] += 4;
|
2024-06-04 08:44:28 +03:00
|
|
|
dma_len -= 4;
|
|
|
|
s->regs[R_DMA_LEN] = dma_len;
|
2019-09-04 10:05:04 +03:00
|
|
|
s->regs[R_DMA_CHECKSUM] += data;
|
2019-09-04 10:05:01 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_smc_dma_stop(AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* When the DMA is disabled, INTR_CTRL_DMA_STATUS=0 means the
|
|
|
|
* engine is idle
|
|
|
|
*/
|
|
|
|
s->regs[R_INTR_CTRL] &= ~INTR_CTRL_DMA_STATUS;
|
|
|
|
s->regs[R_DMA_CHECKSUM] = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Lower the DMA irq in any case. The IRQ control register could
|
|
|
|
* have been cleared before disabling the DMA.
|
|
|
|
*/
|
|
|
|
qemu_irq_lower(s->irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* When INTR_CTRL_DMA_STATUS=1, the DMA has completed and a new DMA
|
|
|
|
* can start even if the result of the previous was not collected.
|
|
|
|
*/
|
|
|
|
static bool aspeed_smc_dma_in_progress(AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
return s->regs[R_DMA_CTRL] & DMA_CTRL_ENABLE &&
|
|
|
|
!(s->regs[R_INTR_CTRL] & INTR_CTRL_DMA_STATUS);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_smc_dma_done(AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
s->regs[R_INTR_CTRL] |= INTR_CTRL_DMA_STATUS;
|
|
|
|
if (s->regs[R_INTR_CTRL] & INTR_CTRL_DMA_EN) {
|
|
|
|
qemu_irq_raise(s->irq);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-05-01 11:03:52 +03:00
|
|
|
static void aspeed_smc_dma_ctrl(AspeedSMCState *s, uint32_t dma_ctrl)
|
2019-09-04 10:05:01 +03:00
|
|
|
{
|
|
|
|
if (!(dma_ctrl & DMA_CTRL_ENABLE)) {
|
|
|
|
s->regs[R_DMA_CTRL] = dma_ctrl;
|
|
|
|
|
|
|
|
aspeed_smc_dma_stop(s);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (aspeed_smc_dma_in_progress(s)) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("DMA in progress !");
|
2019-09-04 10:05:01 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
s->regs[R_DMA_CTRL] = dma_ctrl;
|
|
|
|
|
|
|
|
if (s->regs[R_DMA_CTRL] & DMA_CTRL_CKSUM) {
|
|
|
|
aspeed_smc_dma_checksum(s);
|
|
|
|
} else {
|
|
|
|
aspeed_smc_dma_rw(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
aspeed_smc_dma_done(s);
|
|
|
|
}
|
|
|
|
|
2021-05-01 11:03:52 +03:00
|
|
|
static inline bool aspeed_smc_dma_granted(AspeedSMCState *s)
|
|
|
|
{
|
2021-10-12 09:20:08 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
|
|
|
|
|
|
|
if (!(asc->features & ASPEED_SMC_FEATURE_DMA_GRANT)) {
|
2021-05-01 11:03:52 +03:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!(s->regs[R_DMA_CTRL] & DMA_CTRL_GRANT)) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("DMA not granted");
|
2021-05-01 11:03:52 +03:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_2600_smc_dma_ctrl(AspeedSMCState *s, uint32_t dma_ctrl)
|
|
|
|
{
|
|
|
|
/* Preserve DMA bits */
|
|
|
|
dma_ctrl |= s->regs[R_DMA_CTRL] & (DMA_CTRL_REQUEST | DMA_CTRL_GRANT);
|
|
|
|
|
|
|
|
if (dma_ctrl == 0xAEED0000) {
|
|
|
|
/* automatically grant request */
|
|
|
|
s->regs[R_DMA_CTRL] |= (DMA_CTRL_REQUEST | DMA_CTRL_GRANT);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* clear request */
|
|
|
|
if (dma_ctrl == 0xDEEA0000) {
|
|
|
|
s->regs[R_DMA_CTRL] &= ~(DMA_CTRL_REQUEST | DMA_CTRL_GRANT);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!aspeed_smc_dma_granted(s)) {
|
2021-10-12 09:20:07 +03:00
|
|
|
aspeed_smc_error("DMA not granted");
|
2021-05-01 11:03:52 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
aspeed_smc_dma_ctrl(s, dma_ctrl);
|
|
|
|
s->regs[R_DMA_CTRL] &= ~(DMA_CTRL_REQUEST | DMA_CTRL_GRANT);
|
|
|
|
}
|
|
|
|
|
2016-07-04 15:06:37 +03:00
|
|
|
static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
AspeedSMCState *s = ASPEED_SMC(opaque);
|
2021-10-12 09:20:08 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
2016-07-04 15:06:37 +03:00
|
|
|
uint32_t value = data;
|
|
|
|
|
2020-02-06 14:26:44 +03:00
|
|
|
trace_aspeed_smc_write(addr, size, data);
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
addr >>= 2;
|
|
|
|
|
2016-07-14 18:51:38 +03:00
|
|
|
if (addr == s->r_conf ||
|
2019-11-19 17:12:06 +03:00
|
|
|
(addr >= s->r_timings &&
|
2021-10-12 09:20:08 +03:00
|
|
|
addr < s->r_timings + asc->nregs_timings) ||
|
2016-07-14 18:51:38 +03:00
|
|
|
addr == s->r_ce_ctrl) {
|
|
|
|
s->regs[addr] = value;
|
2022-03-08 11:18:11 +03:00
|
|
|
} else if (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + asc->cs_num_max) {
|
2017-01-20 14:15:07 +03:00
|
|
|
int cs = addr - s->r_ctrl0;
|
2020-02-06 14:26:45 +03:00
|
|
|
aspeed_smc_flash_update_ctrl(&s->flashes[cs], value);
|
2016-10-17 21:22:17 +03:00
|
|
|
} else if (addr >= R_SEG_ADDR0 &&
|
2022-03-08 11:18:11 +03:00
|
|
|
addr < R_SEG_ADDR0 + asc->cs_num_max) {
|
2016-10-17 21:22:17 +03:00
|
|
|
int cs = addr - R_SEG_ADDR0;
|
|
|
|
|
|
|
|
if (value != s->regs[R_SEG_ADDR0 + cs]) {
|
|
|
|
aspeed_smc_flash_set_segment(s, cs, value);
|
|
|
|
}
|
2020-12-10 14:11:03 +03:00
|
|
|
} else if (addr == R_CE_CMD_CTRL) {
|
|
|
|
s->regs[addr] = value & 0xff;
|
2019-01-29 14:46:05 +03:00
|
|
|
} else if (addr == R_DUMMY_DATA) {
|
|
|
|
s->regs[addr] = value & 0xff;
|
2021-10-12 09:20:08 +03:00
|
|
|
} else if (aspeed_smc_has_wdt_control(asc) && addr == R_FMC_WDT2_CTRL) {
|
2021-10-12 09:20:07 +03:00
|
|
|
s->regs[addr] = value & FMC_WDT2_CTRL_EN;
|
2019-09-04 10:05:01 +03:00
|
|
|
} else if (addr == R_INTR_CTRL) {
|
|
|
|
s->regs[addr] = value;
|
2021-10-12 09:20:08 +03:00
|
|
|
} else if (aspeed_smc_has_dma(asc) && addr == R_DMA_CTRL) {
|
|
|
|
asc->dma_ctrl(s, value);
|
|
|
|
} else if (aspeed_smc_has_dma(asc) && addr == R_DMA_DRAM_ADDR &&
|
2021-05-01 11:03:52 +03:00
|
|
|
aspeed_smc_dma_granted(s)) {
|
2021-10-12 09:20:08 +03:00
|
|
|
s->regs[addr] = DMA_DRAM_ADDR(asc, value);
|
|
|
|
} else if (aspeed_smc_has_dma(asc) && addr == R_DMA_FLASH_ADDR &&
|
2021-05-01 11:03:52 +03:00
|
|
|
aspeed_smc_dma_granted(s)) {
|
2021-10-12 09:20:08 +03:00
|
|
|
s->regs[addr] = DMA_FLASH_ADDR(asc, value);
|
|
|
|
} else if (aspeed_smc_has_dma(asc) && addr == R_DMA_LEN &&
|
2021-05-01 11:03:52 +03:00
|
|
|
aspeed_smc_dma_granted(s)) {
|
2019-09-04 10:05:01 +03:00
|
|
|
s->regs[addr] = DMA_LENGTH(value);
|
2024-06-04 08:44:29 +03:00
|
|
|
} else if (aspeed_smc_has_dma(asc) && aspeed_smc_has_dma64(asc) &&
|
|
|
|
addr == R_DMA_DRAM_ADDR_HIGH) {
|
|
|
|
s->regs[addr] = DMA_DRAM_ADDR_HIGH(value);
|
2016-07-14 18:51:38 +03:00
|
|
|
} else {
|
2016-07-04 15:06:37 +03:00
|
|
|
qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n",
|
|
|
|
__func__, addr);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps aspeed_smc_ops = {
|
|
|
|
.read = aspeed_smc_read,
|
|
|
|
.write = aspeed_smc_write,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static void aspeed_smc_instance_init(Object *obj)
|
|
|
|
{
|
|
|
|
AspeedSMCState *s = ASPEED_SMC(obj);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
|
|
|
int i;
|
|
|
|
|
2022-03-08 11:18:11 +03:00
|
|
|
for (i = 0; i < asc->cs_num_max; i++) {
|
2021-10-12 09:20:08 +03:00
|
|
|
object_initialize_child(obj, "flash[*]", &s->flashes[i],
|
|
|
|
TYPE_ASPEED_SMC_FLASH);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-09-04 10:05:01 +03:00
|
|
|
/*
|
|
|
|
* Initialize the custom address spaces for DMAs
|
|
|
|
*/
|
|
|
|
static void aspeed_smc_dma_setup(AspeedSMCState *s, Error **errp)
|
|
|
|
{
|
|
|
|
if (!s->dram_mr) {
|
|
|
|
error_setg(errp, TYPE_ASPEED_SMC ": 'dram' link not set");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
address_space_init(&s->flash_as, &s->mmio_flash,
|
|
|
|
TYPE_ASPEED_SMC ".dma-flash");
|
|
|
|
address_space_init(&s->dram_as, s->dram_mr,
|
|
|
|
TYPE_ASPEED_SMC ".dma-dram");
|
2019-09-04 10:05:01 +03:00
|
|
|
}
|
|
|
|
|
2016-07-04 15:06:37 +03:00
|
|
|
static void aspeed_smc_realize(DeviceState *dev, Error **errp)
|
|
|
|
{
|
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
|
|
|
AspeedSMCState *s = ASPEED_SMC(dev);
|
2021-10-12 09:20:08 +03:00
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
2016-07-04 15:06:37 +03:00
|
|
|
int i;
|
2016-07-04 15:06:38 +03:00
|
|
|
hwaddr offset = 0;
|
2016-07-04 15:06:37 +03:00
|
|
|
|
|
|
|
/* keep a copy under AspeedSMCState to speed up accesses */
|
2021-10-12 09:20:08 +03:00
|
|
|
s->r_conf = asc->r_conf;
|
|
|
|
s->r_ce_ctrl = asc->r_ce_ctrl;
|
|
|
|
s->r_ctrl0 = asc->r_ctrl0;
|
|
|
|
s->r_timings = asc->r_timings;
|
|
|
|
s->conf_enable_w0 = asc->conf_enable_w0;
|
2016-07-04 15:06:37 +03:00
|
|
|
|
2019-09-04 10:05:01 +03:00
|
|
|
/* DMA irq. Keep it first for the initialization in the SoC */
|
|
|
|
sysbus_init_irq(sbd, &s->irq);
|
|
|
|
|
2022-03-08 11:18:11 +03:00
|
|
|
s->spi = ssi_create_bus(dev, NULL);
|
2016-07-04 15:06:37 +03:00
|
|
|
|
2020-10-12 15:49:53 +03:00
|
|
|
/* Setup cs_lines for peripherals */
|
2022-03-08 11:18:11 +03:00
|
|
|
s->cs_lines = g_new0(qemu_irq, asc->cs_num_max);
|
2023-03-02 15:57:50 +03:00
|
|
|
qdev_init_gpio_out_named(DEVICE(s), s->cs_lines, "cs", asc->cs_num_max);
|
2016-07-04 15:06:37 +03:00
|
|
|
|
2016-10-17 21:22:17 +03:00
|
|
|
/* The memory region for the controller registers */
|
2016-07-04 15:06:37 +03:00
|
|
|
memory_region_init_io(&s->mmio, OBJECT(s), &aspeed_smc_ops, s,
|
2021-10-12 09:20:08 +03:00
|
|
|
TYPE_ASPEED_SMC, asc->nregs * 4);
|
2016-07-04 15:06:37 +03:00
|
|
|
sysbus_init_mmio(sbd, &s->mmio);
|
2016-07-04 15:06:38 +03:00
|
|
|
|
|
|
|
/*
|
2016-10-17 21:22:17 +03:00
|
|
|
* The container memory region representing the address space
|
|
|
|
* window in which the flash modules are mapped. The size and
|
|
|
|
* address depends on the SoC model and controller type.
|
2016-07-04 15:06:38 +03:00
|
|
|
*/
|
2021-10-22 10:52:17 +03:00
|
|
|
memory_region_init(&s->mmio_flash_container, OBJECT(s),
|
|
|
|
TYPE_ASPEED_SMC ".container",
|
|
|
|
asc->flash_window_size);
|
|
|
|
sysbus_init_mmio(sbd, &s->mmio_flash_container);
|
|
|
|
|
2016-07-04 15:06:38 +03:00
|
|
|
memory_region_init_io(&s->mmio_flash, OBJECT(s),
|
2021-10-12 09:20:08 +03:00
|
|
|
&aspeed_smc_flash_default_ops, s,
|
|
|
|
TYPE_ASPEED_SMC ".flash",
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->flash_window_size);
|
2021-10-22 10:52:17 +03:00
|
|
|
memory_region_add_subregion(&s->mmio_flash_container, 0x0,
|
|
|
|
&s->mmio_flash);
|
2016-07-04 15:06:38 +03:00
|
|
|
|
2016-10-17 21:22:17 +03:00
|
|
|
/*
|
2020-10-12 15:49:53 +03:00
|
|
|
* Let's create a sub memory region for each possible peripheral. All
|
2016-10-17 21:22:17 +03:00
|
|
|
* have a configurable memory segment in the overall flash mapping
|
|
|
|
* window of the controller but, there is not necessarily a flash
|
|
|
|
* module behind to handle the memory accesses. This depends on
|
|
|
|
* the board configuration.
|
|
|
|
*/
|
2022-03-08 11:18:11 +03:00
|
|
|
for (i = 0; i < asc->cs_num_max; ++i) {
|
2016-07-04 15:06:38 +03:00
|
|
|
AspeedSMCFlash *fl = &s->flashes[i];
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
if (!object_property_set_link(OBJECT(fl), "controller", OBJECT(s),
|
|
|
|
errp)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (!object_property_set_uint(OBJECT(fl), "cs", i, errp)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (!sysbus_realize(SYS_BUS_DEVICE(fl), errp)) {
|
|
|
|
return;
|
|
|
|
}
|
2016-07-04 15:06:38 +03:00
|
|
|
|
|
|
|
memory_region_add_subregion(&s->mmio_flash, offset, &fl->mmio);
|
2021-10-12 09:20:08 +03:00
|
|
|
offset += asc->segments[i].size;
|
2016-07-04 15:06:38 +03:00
|
|
|
}
|
2019-09-04 10:05:01 +03:00
|
|
|
|
|
|
|
/* DMA support */
|
2021-10-12 09:20:08 +03:00
|
|
|
if (aspeed_smc_has_dma(asc)) {
|
2019-09-04 10:05:01 +03:00
|
|
|
aspeed_smc_dma_setup(s, errp);
|
|
|
|
}
|
2016-07-04 15:06:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_aspeed_smc = {
|
|
|
|
.name = "aspeed.smc",
|
2019-01-29 14:46:05 +03:00
|
|
|
.version_id = 2,
|
|
|
|
.minimum_version_id = 2,
|
2023-12-21 06:16:36 +03:00
|
|
|
.fields = (const VMStateField[]) {
|
2016-07-04 15:06:37 +03:00
|
|
|
VMSTATE_UINT32_ARRAY(regs, AspeedSMCState, ASPEED_SMC_R_MAX),
|
2019-01-29 14:46:05 +03:00
|
|
|
VMSTATE_UINT8(snoop_index, AspeedSMCState),
|
|
|
|
VMSTATE_UINT8(snoop_dummies, AspeedSMCState),
|
2016-07-04 15:06:37 +03:00
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static Property aspeed_smc_properties[] = {
|
2019-09-04 10:05:03 +03:00
|
|
|
DEFINE_PROP_BOOL("inject-failure", AspeedSMCState, inject_failure, false),
|
2024-05-07 17:12:12 +03:00
|
|
|
DEFINE_PROP_UINT64("dram-base", AspeedSMCState, dram_base, 0),
|
2019-09-04 10:05:01 +03:00
|
|
|
DEFINE_PROP_LINK("dram", AspeedSMCState, dram_mr,
|
|
|
|
TYPE_MEMORY_REGION, MemoryRegion *),
|
2016-07-04 15:06:37 +03:00
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_smc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
dc->realize = aspeed_smc_realize;
|
|
|
|
dc->reset = aspeed_smc_reset;
|
2020-01-10 18:30:32 +03:00
|
|
|
device_class_set_props(dc, aspeed_smc_properties);
|
2016-07-04 15:06:37 +03:00
|
|
|
dc->vmsd = &vmstate_aspeed_smc;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_smc_info = {
|
|
|
|
.name = TYPE_ASPEED_SMC,
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
2021-10-12 09:20:08 +03:00
|
|
|
.instance_init = aspeed_smc_instance_init,
|
2016-07-04 15:06:37 +03:00
|
|
|
.instance_size = sizeof(AspeedSMCState),
|
|
|
|
.class_size = sizeof(AspeedSMCClass),
|
2021-10-12 09:20:08 +03:00
|
|
|
.class_init = aspeed_smc_class_init,
|
2016-07-04 15:06:37 +03:00
|
|
|
.abstract = true,
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static void aspeed_smc_flash_realize(DeviceState *dev, Error **errp)
|
|
|
|
{
|
|
|
|
AspeedSMCFlash *s = ASPEED_SMC_FLASH(dev);
|
|
|
|
g_autofree char *name = g_strdup_printf(TYPE_ASPEED_SMC_FLASH ".%d", s->cs);
|
|
|
|
|
|
|
|
if (!s->controller) {
|
|
|
|
error_setg(errp, TYPE_ASPEED_SMC_FLASH ": 'controller' link not set");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2022-10-24 12:20:15 +03:00
|
|
|
s->asc = ASPEED_SMC_GET_CLASS(s->controller);
|
2021-10-12 09:20:08 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Use the default segment value to size the memory region. This
|
|
|
|
* can be changed by FW at runtime.
|
|
|
|
*/
|
2024-06-04 08:44:30 +03:00
|
|
|
memory_region_init_io(&s->mmio, OBJECT(s), s->asc->reg_ops,
|
2022-10-24 12:20:15 +03:00
|
|
|
s, name, s->asc->segments[s->cs].size);
|
2021-10-12 09:20:08 +03:00
|
|
|
sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio);
|
|
|
|
}
|
|
|
|
|
|
|
|
static Property aspeed_smc_flash_properties[] = {
|
|
|
|
DEFINE_PROP_UINT8("cs", AspeedSMCFlash, cs, 0),
|
|
|
|
DEFINE_PROP_LINK("controller", AspeedSMCFlash, controller, TYPE_ASPEED_SMC,
|
|
|
|
AspeedSMCState *),
|
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_smc_flash_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed SMC Flash device region";
|
|
|
|
dc->realize = aspeed_smc_flash_realize;
|
|
|
|
device_class_set_props(dc, aspeed_smc_flash_properties);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_smc_flash_info = {
|
|
|
|
.name = TYPE_ASPEED_SMC_FLASH,
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(AspeedSMCFlash),
|
|
|
|
.class_init = aspeed_smc_flash_class_init,
|
|
|
|
};
|
2021-10-12 09:20:08 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The Segment Registers of the AST2400 and AST2500 have a 8MB
|
|
|
|
* unit. The address range of a flash SPI peripheral is encoded with
|
|
|
|
* absolute addresses which should be part of the overall controller
|
|
|
|
* window.
|
|
|
|
*/
|
|
|
|
static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s,
|
|
|
|
const AspeedSegments *seg)
|
2016-07-04 15:06:37 +03:00
|
|
|
{
|
2021-10-12 09:20:08 +03:00
|
|
|
uint32_t reg = 0;
|
|
|
|
reg |= ((seg->addr >> 23) & SEG_START_MASK) << SEG_START_SHIFT;
|
|
|
|
reg |= (((seg->addr + seg->size) >> 23) & SEG_END_MASK) << SEG_END_SHIFT;
|
|
|
|
return reg;
|
|
|
|
}
|
2016-07-04 15:06:37 +03:00
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static void aspeed_smc_reg_to_segment(const AspeedSMCState *s,
|
|
|
|
uint32_t reg, AspeedSegments *seg)
|
|
|
|
{
|
|
|
|
seg->addr = ((reg >> SEG_START_SHIFT) & SEG_START_MASK) << 23;
|
|
|
|
seg->size = (((reg >> SEG_END_SHIFT) & SEG_END_MASK) << 23) - seg->addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2400_smc_segments[] = {
|
|
|
|
{ 0x10000000, 32 * MiB },
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2400_smc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2400 SMC Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 1;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 1;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2400_smc_segments;
|
|
|
|
asc->flash_window_base = 0x10000000;
|
|
|
|
asc->flash_window_size = 0x6000000;
|
|
|
|
asc->features = 0x0;
|
|
|
|
asc->nregs = ASPEED_SMC_R_SMC_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2400_smc_info = {
|
|
|
|
.name = "aspeed.smc-ast2400",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2400_smc_class_init,
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static const uint32_t aspeed_2400_fmc_resets[ASPEED_SMC_R_MAX] = {
|
|
|
|
/*
|
|
|
|
* CE0 and CE1 types are HW strapped in SCU70. Do it here to
|
|
|
|
* simplify the model.
|
|
|
|
*/
|
|
|
|
[R_CONF] = CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0,
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static const AspeedSegments aspeed_2400_fmc_segments[] = {
|
|
|
|
{ 0x20000000, 64 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x24000000, 32 * MiB },
|
|
|
|
{ 0x26000000, 32 * MiB },
|
|
|
|
{ 0x28000000, 32 * MiB },
|
|
|
|
{ 0x2A000000, 32 * MiB }
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2400_fmc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2400 FMC Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 1;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 5;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2400_fmc_segments;
|
2022-02-18 11:18:14 +03:00
|
|
|
asc->segment_addr_mask = 0xffff0000;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->resets = aspeed_2400_fmc_resets;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->flash_window_base = 0x20000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0x1FFFFFFC;
|
2024-06-04 08:44:28 +03:00
|
|
|
asc->dma_start_length = 4;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2400_fmc_info = {
|
|
|
|
.name = "aspeed.fmc-ast2400",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2400_fmc_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2400_spi1_segments[] = {
|
|
|
|
{ 0x30000000, 64 * MiB },
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static int aspeed_2400_spi1_addr_width(const AspeedSMCState *s)
|
|
|
|
{
|
|
|
|
return s->regs[R_SPI_CTRL0] & CTRL_AST2400_SPI_4BYTE ? 4 : 3;
|
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static void aspeed_2400_spi1_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2400 SPI1 Controller";
|
|
|
|
asc->r_conf = R_SPI_CONF;
|
|
|
|
asc->r_ce_ctrl = 0xff;
|
|
|
|
asc->r_ctrl0 = R_SPI_CTRL0;
|
|
|
|
asc->r_timings = R_SPI_TIMINGS;
|
|
|
|
asc->nregs_timings = 1;
|
|
|
|
asc->conf_enable_w0 = SPI_CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 1;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2400_spi1_segments;
|
|
|
|
asc->flash_window_base = 0x30000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = 0x0;
|
|
|
|
asc->nregs = ASPEED_SMC_R_SPI_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_smc_dma_ctrl;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->addr_width = aspeed_2400_spi1_addr_width;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2400_spi1_info = {
|
|
|
|
.name = "aspeed.spi1-ast2400",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2400_spi1_class_init,
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static const uint32_t aspeed_2500_fmc_resets[ASPEED_SMC_R_MAX] = {
|
|
|
|
[R_CONF] = (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0 |
|
|
|
|
CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1),
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static const AspeedSegments aspeed_2500_fmc_segments[] = {
|
|
|
|
{ 0x20000000, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x28000000, 32 * MiB },
|
|
|
|
{ 0x2A000000, 32 * MiB },
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2500_fmc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
2024-06-04 08:44:27 +03:00
|
|
|
dc->desc = "Aspeed 2500 FMC Controller";
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 1;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 3;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2500_fmc_segments;
|
2022-02-18 11:18:14 +03:00
|
|
|
asc->segment_addr_mask = 0xffff0000;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->resets = aspeed_2500_fmc_resets;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->flash_window_base = 0x20000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0x3FFFFFFC;
|
2024-06-04 08:44:28 +03:00
|
|
|
asc->dma_start_length = 4;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2500_fmc_info = {
|
|
|
|
.name = "aspeed.fmc-ast2500",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2500_fmc_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2500_spi1_segments[] = {
|
|
|
|
{ 0x30000000, 32 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x32000000, 96 * MiB }, /* end address is readonly */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2500_spi1_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
2024-06-04 08:44:27 +03:00
|
|
|
dc->desc = "Aspeed 2500 SPI1 Controller";
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 1;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 2;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2500_spi1_segments;
|
2022-02-18 11:18:14 +03:00
|
|
|
asc->segment_addr_mask = 0xffff0000;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->flash_window_base = 0x30000000;
|
|
|
|
asc->flash_window_size = 0x8000000;
|
|
|
|
asc->features = 0x0;
|
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2500_spi1_info = {
|
|
|
|
.name = "aspeed.spi1-ast2500",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2500_spi1_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2500_spi2_segments[] = {
|
|
|
|
{ 0x38000000, 32 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x3A000000, 96 * MiB }, /* end address is readonly */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2500_spi2_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
2024-06-04 08:44:27 +03:00
|
|
|
dc->desc = "Aspeed 2500 SPI2 Controller";
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 1;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 2;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2500_spi2_segments;
|
2022-02-18 11:18:14 +03:00
|
|
|
asc->segment_addr_mask = 0xffff0000;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->flash_window_base = 0x38000000;
|
|
|
|
asc->flash_window_size = 0x8000000;
|
|
|
|
asc->features = 0x0;
|
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2500_spi2_info = {
|
|
|
|
.name = "aspeed.spi2-ast2500",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2500_spi2_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The Segment Registers of the AST2600 have a 1MB unit. The address
|
|
|
|
* range of a flash SPI peripheral is encoded with offsets in the overall
|
|
|
|
* controller window. The previous SoC AST2400 and AST2500 used
|
|
|
|
* absolute addresses. Only bits [27:20] are relevant and the end
|
|
|
|
* address is an upper bound limit.
|
|
|
|
*/
|
|
|
|
#define AST2600_SEG_ADDR_MASK 0x0ff00000
|
|
|
|
|
|
|
|
static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s,
|
|
|
|
const AspeedSegments *seg)
|
|
|
|
{
|
|
|
|
uint32_t reg = 0;
|
|
|
|
|
|
|
|
/* Disabled segments have a nil register */
|
|
|
|
if (!seg->size) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
reg |= (seg->addr & AST2600_SEG_ADDR_MASK) >> 16; /* start offset */
|
|
|
|
reg |= (seg->addr + seg->size - 1) & AST2600_SEG_ADDR_MASK; /* end offset */
|
|
|
|
return reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s,
|
|
|
|
uint32_t reg, AspeedSegments *seg)
|
|
|
|
{
|
|
|
|
uint32_t start_offset = (reg << 16) & AST2600_SEG_ADDR_MASK;
|
|
|
|
uint32_t end_offset = reg & AST2600_SEG_ADDR_MASK;
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
|
|
|
|
|
|
|
if (reg) {
|
|
|
|
seg->addr = asc->flash_window_base + start_offset;
|
|
|
|
seg->size = end_offset + MiB - start_offset;
|
|
|
|
} else {
|
|
|
|
seg->addr = asc->flash_window_base;
|
|
|
|
seg->size = 0;
|
2016-07-04 15:06:37 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static const uint32_t aspeed_2600_fmc_resets[ASPEED_SMC_R_MAX] = {
|
|
|
|
[R_CONF] = (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0 |
|
|
|
|
CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1 |
|
|
|
|
CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE2),
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static const AspeedSegments aspeed_2600_fmc_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 128 * MiB, 128 * MiB }, /* default is disabled but needed for -kernel */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2600_fmc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2600 FMC Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 1;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 3;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2600_fmc_segments;
|
2022-02-18 11:18:14 +03:00
|
|
|
asc->segment_addr_mask = 0x0ff00ff0;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->resets = aspeed_2600_fmc_resets;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->flash_window_base = 0x20000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA |
|
|
|
|
ASPEED_SMC_FEATURE_WDT_CONTROL;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0x3FFFFFFC;
|
2024-06-04 08:44:28 +03:00
|
|
|
asc->dma_start_length = 1;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2600_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2600_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2600_fmc_info = {
|
|
|
|
.name = "aspeed.fmc-ast2600",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2600_fmc_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2600_spi1_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2600_spi1_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2600 SPI1 Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 2;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 2;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2600_spi1_segments;
|
2022-02-18 11:18:14 +03:00
|
|
|
asc->segment_addr_mask = 0x0ff00ff0;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->flash_window_base = 0x30000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA |
|
|
|
|
ASPEED_SMC_FEATURE_DMA_GRANT;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0x3FFFFFFC;
|
2024-06-04 08:44:28 +03:00
|
|
|
asc->dma_start_length = 1;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2600_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2600_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2600_spi1_info = {
|
|
|
|
.name = "aspeed.spi1-ast2600",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2600_spi1_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2600_spi2_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2600_spi2_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2600 SPI2 Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 3;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
2022-03-08 11:18:11 +03:00
|
|
|
asc->cs_num_max = 3;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->segments = aspeed_2600_spi2_segments;
|
2022-02-18 11:18:14 +03:00
|
|
|
asc->segment_addr_mask = 0x0ff00ff0;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->flash_window_base = 0x50000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA |
|
|
|
|
ASPEED_SMC_FEATURE_DMA_GRANT;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0x3FFFFFFC;
|
2024-06-04 08:44:28 +03:00
|
|
|
asc->dma_start_length = 1;
|
2021-10-12 09:20:08 +03:00
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2600_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2600_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2600_spi2_info = {
|
|
|
|
.name = "aspeed.spi2-ast2600",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2600_spi2_class_init,
|
|
|
|
};
|
|
|
|
|
2022-05-02 18:03:03 +03:00
|
|
|
/*
|
|
|
|
* The FMC Segment Registers of the AST1030 have a 512KB unit.
|
|
|
|
* Only bits [27:19] are used for decoding.
|
|
|
|
*/
|
|
|
|
#define AST1030_SEG_ADDR_MASK 0x0ff80000
|
|
|
|
|
|
|
|
static uint32_t aspeed_1030_smc_segment_to_reg(const AspeedSMCState *s,
|
|
|
|
const AspeedSegments *seg)
|
|
|
|
{
|
|
|
|
uint32_t reg = 0;
|
|
|
|
|
|
|
|
/* Disabled segments have a nil register */
|
|
|
|
if (!seg->size) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
reg |= (seg->addr & AST1030_SEG_ADDR_MASK) >> 16; /* start offset */
|
|
|
|
reg |= (seg->addr + seg->size - 1) & AST1030_SEG_ADDR_MASK; /* end offset */
|
|
|
|
return reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_1030_smc_reg_to_segment(const AspeedSMCState *s,
|
|
|
|
uint32_t reg, AspeedSegments *seg)
|
|
|
|
{
|
|
|
|
uint32_t start_offset = (reg << 16) & AST1030_SEG_ADDR_MASK;
|
|
|
|
uint32_t end_offset = reg & AST1030_SEG_ADDR_MASK;
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
|
|
|
|
|
|
|
if (reg) {
|
|
|
|
seg->addr = asc->flash_window_base + start_offset;
|
|
|
|
seg->size = end_offset + (512 * KiB) - start_offset;
|
|
|
|
} else {
|
|
|
|
seg->addr = asc->flash_window_base;
|
|
|
|
seg->size = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const uint32_t aspeed_1030_fmc_resets[ASPEED_SMC_R_MAX] = {
|
|
|
|
[R_CONF] = (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0 |
|
|
|
|
CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1),
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_1030_fmc_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 128 * MiB, 128 * MiB }, /* default is disabled but needed for -kernel */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_1030_fmc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 1030 FMC Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 2;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
|
|
|
asc->cs_num_max = 2;
|
|
|
|
asc->segments = aspeed_1030_fmc_segments;
|
|
|
|
asc->segment_addr_mask = 0x0ff80ff8;
|
|
|
|
asc->resets = aspeed_1030_fmc_resets;
|
|
|
|
asc->flash_window_base = 0x80000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0x000BFFFC;
|
2024-06-04 08:44:28 +03:00
|
|
|
asc->dma_start_length = 1;
|
2022-05-02 18:03:03 +03:00
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_1030_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_1030_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2022-05-02 18:03:03 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_1030_fmc_info = {
|
|
|
|
.name = "aspeed.fmc-ast1030",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_1030_fmc_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_1030_spi1_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_1030_spi1_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 1030 SPI1 Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 2;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
|
|
|
asc->cs_num_max = 2;
|
|
|
|
asc->segments = aspeed_1030_spi1_segments;
|
|
|
|
asc->segment_addr_mask = 0x0ff00ff0;
|
|
|
|
asc->flash_window_base = 0x90000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0x000BFFFC;
|
2024-06-04 08:44:28 +03:00
|
|
|
asc->dma_start_length = 1;
|
2022-05-02 18:03:03 +03:00
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2600_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2600_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2022-05-02 18:03:03 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_1030_spi1_info = {
|
|
|
|
.name = "aspeed.spi1-ast1030",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_1030_spi1_class_init,
|
|
|
|
};
|
|
|
|
static const AspeedSegments aspeed_1030_spi2_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_1030_spi2_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 1030 SPI2 Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 2;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
|
|
|
asc->cs_num_max = 2;
|
|
|
|
asc->segments = aspeed_1030_spi2_segments;
|
|
|
|
asc->segment_addr_mask = 0x0ff00ff0;
|
|
|
|
asc->flash_window_base = 0xb0000000;
|
|
|
|
asc->flash_window_size = 0x10000000;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0x000BFFFC;
|
2024-06-04 08:44:28 +03:00
|
|
|
asc->dma_start_length = 1;
|
2022-05-02 18:03:03 +03:00
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2600_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2600_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
2024-06-04 08:44:30 +03:00
|
|
|
asc->reg_ops = &aspeed_smc_flash_ops;
|
2022-05-02 18:03:03 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_1030_spi2_info = {
|
|
|
|
.name = "aspeed.spi2-ast1030",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_1030_spi2_class_init,
|
|
|
|
};
|
|
|
|
|
2024-06-04 08:44:31 +03:00
|
|
|
/*
|
|
|
|
* The FMC Segment Registers of the AST2700 have a 64KB unit.
|
|
|
|
* Only bits [31:16] are used for decoding.
|
|
|
|
*/
|
|
|
|
#define AST2700_SEG_ADDR_MASK 0xffff0000
|
|
|
|
|
|
|
|
static uint32_t aspeed_2700_smc_segment_to_reg(const AspeedSMCState *s,
|
|
|
|
const AspeedSegments *seg)
|
|
|
|
{
|
|
|
|
uint32_t reg = 0;
|
|
|
|
|
|
|
|
/* Disabled segments have a nil register */
|
|
|
|
if (!seg->size) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
reg |= (seg->addr & AST2700_SEG_ADDR_MASK) >> 16; /* start offset */
|
|
|
|
reg |= (seg->addr + seg->size - 1) & AST2700_SEG_ADDR_MASK; /* end offset */
|
|
|
|
return reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aspeed_2700_smc_reg_to_segment(const AspeedSMCState *s,
|
|
|
|
uint32_t reg, AspeedSegments *seg)
|
|
|
|
{
|
|
|
|
uint32_t start_offset = (reg << 16) & AST2700_SEG_ADDR_MASK;
|
|
|
|
uint32_t end_offset = reg & AST2700_SEG_ADDR_MASK;
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_GET_CLASS(s);
|
|
|
|
|
|
|
|
if (reg) {
|
|
|
|
seg->addr = asc->flash_window_base + start_offset;
|
|
|
|
seg->size = end_offset + (64 * KiB) - start_offset;
|
|
|
|
} else {
|
|
|
|
seg->addr = asc->flash_window_base;
|
|
|
|
seg->size = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const uint32_t aspeed_2700_fmc_resets[ASPEED_SMC_R_MAX] = {
|
|
|
|
[R_CONF] = (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0 |
|
|
|
|
CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1),
|
|
|
|
[R_CE_CTRL] = 0x0000aa00,
|
|
|
|
[R_CTRL0] = 0x406b0641,
|
|
|
|
[R_CTRL1] = 0x00000400,
|
|
|
|
[R_CTRL2] = 0x00000400,
|
|
|
|
[R_CTRL3] = 0x00000400,
|
|
|
|
[R_SEG_ADDR0] = 0x08000000,
|
|
|
|
[R_SEG_ADDR1] = 0x10000800,
|
|
|
|
[R_SEG_ADDR2] = 0x00000000,
|
|
|
|
[R_SEG_ADDR3] = 0x00000000,
|
|
|
|
[R_DUMMY_DATA] = 0x00010000,
|
|
|
|
[R_DMA_DRAM_ADDR_HIGH] = 0x00000000,
|
|
|
|
[R_TIMINGS] = 0x007b0000,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const MemoryRegionOps aspeed_2700_smc_flash_ops = {
|
|
|
|
.read = aspeed_smc_flash_read,
|
|
|
|
.write = aspeed_smc_flash_write,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 8,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2700_fmc_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 128 * MiB, 128 * MiB }, /* default is disabled but needed for -kernel */
|
|
|
|
{ 256 * MiB, 128 * MiB }, /* default is disabled but needed for -kernel */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2700_fmc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2700 FMC Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 3;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
|
|
|
asc->cs_num_max = 3;
|
|
|
|
asc->segments = aspeed_2700_fmc_segments;
|
|
|
|
asc->segment_addr_mask = 0xffffffff;
|
|
|
|
asc->resets = aspeed_2700_fmc_resets;
|
|
|
|
asc->flash_window_base = 0x100000000;
|
|
|
|
asc->flash_window_size = 1 * GiB;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA |
|
|
|
|
ASPEED_SMC_FEATURE_DMA_DRAM_ADDR_HIGH;
|
|
|
|
asc->dma_flash_mask = 0x2FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0xFFFFFFFC;
|
|
|
|
asc->dma_start_length = 1;
|
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2700_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2700_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
|
|
|
asc->reg_ops = &aspeed_2700_smc_flash_ops;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2700_fmc_info = {
|
|
|
|
.name = "aspeed.fmc-ast2700",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2700_fmc_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2700_spi0_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 128 * MiB, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2700_spi0_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2700 SPI0 Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 2;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
|
|
|
asc->cs_num_max = 2;
|
|
|
|
asc->segments = aspeed_2700_spi0_segments;
|
|
|
|
asc->segment_addr_mask = 0xffffffff;
|
|
|
|
asc->flash_window_base = 0x180000000;
|
|
|
|
asc->flash_window_size = 1 * GiB;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA |
|
|
|
|
ASPEED_SMC_FEATURE_DMA_DRAM_ADDR_HIGH;
|
|
|
|
asc->dma_flash_mask = 0x2FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0xFFFFFFFC;
|
|
|
|
asc->dma_start_length = 1;
|
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2700_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2700_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
|
|
|
asc->reg_ops = &aspeed_2700_smc_flash_ops;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2700_spi0_info = {
|
|
|
|
.name = "aspeed.spi0-ast2700",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2700_spi0_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2700_spi1_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2700_spi1_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2700 SPI1 Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 2;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
|
|
|
asc->cs_num_max = 2;
|
|
|
|
asc->segments = aspeed_2700_spi1_segments;
|
|
|
|
asc->segment_addr_mask = 0xffffffff;
|
|
|
|
asc->flash_window_base = 0x200000000;
|
|
|
|
asc->flash_window_size = 1 * GiB;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA |
|
|
|
|
ASPEED_SMC_FEATURE_DMA_DRAM_ADDR_HIGH;
|
|
|
|
asc->dma_flash_mask = 0x2FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0xFFFFFFFC;
|
|
|
|
asc->dma_start_length = 1;
|
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2700_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2700_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
|
|
|
asc->reg_ops = &aspeed_2700_smc_flash_ops;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2700_spi1_info = {
|
|
|
|
.name = "aspeed.spi1-ast2700",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2700_spi1_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedSegments aspeed_2700_spi2_segments[] = {
|
|
|
|
{ 0x0, 128 * MiB }, /* start address is readonly */
|
|
|
|
{ 0x0, 0 }, /* disabled */
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aspeed_2700_spi2_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
AspeedSMCClass *asc = ASPEED_SMC_CLASS(klass);
|
|
|
|
|
|
|
|
dc->desc = "Aspeed 2700 SPI2 Controller";
|
|
|
|
asc->r_conf = R_CONF;
|
|
|
|
asc->r_ce_ctrl = R_CE_CTRL;
|
|
|
|
asc->r_ctrl0 = R_CTRL0;
|
|
|
|
asc->r_timings = R_TIMINGS;
|
|
|
|
asc->nregs_timings = 2;
|
|
|
|
asc->conf_enable_w0 = CONF_ENABLE_W0;
|
|
|
|
asc->cs_num_max = 2;
|
|
|
|
asc->segments = aspeed_2700_spi2_segments;
|
|
|
|
asc->segment_addr_mask = 0xffffffff;
|
|
|
|
asc->flash_window_base = 0x280000000;
|
|
|
|
asc->flash_window_size = 1 * GiB;
|
|
|
|
asc->features = ASPEED_SMC_FEATURE_DMA |
|
|
|
|
ASPEED_SMC_FEATURE_DMA_DRAM_ADDR_HIGH;
|
|
|
|
asc->dma_flash_mask = 0x0FFFFFFC;
|
|
|
|
asc->dma_dram_mask = 0xFFFFFFFC;
|
|
|
|
asc->dma_start_length = 1;
|
|
|
|
asc->nregs = ASPEED_SMC_R_MAX;
|
|
|
|
asc->segment_to_reg = aspeed_2700_smc_segment_to_reg;
|
|
|
|
asc->reg_to_segment = aspeed_2700_smc_reg_to_segment;
|
|
|
|
asc->dma_ctrl = aspeed_2600_smc_dma_ctrl;
|
|
|
|
asc->reg_ops = &aspeed_2700_smc_flash_ops;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo aspeed_2700_spi2_info = {
|
|
|
|
.name = "aspeed.spi2-ast2700",
|
|
|
|
.parent = TYPE_ASPEED_SMC,
|
|
|
|
.class_init = aspeed_2700_spi2_class_init,
|
|
|
|
};
|
|
|
|
|
2021-10-12 09:20:08 +03:00
|
|
|
static void aspeed_smc_register_types(void)
|
|
|
|
{
|
2021-10-12 09:20:08 +03:00
|
|
|
type_register_static(&aspeed_smc_flash_info);
|
2021-10-12 09:20:08 +03:00
|
|
|
type_register_static(&aspeed_smc_info);
|
|
|
|
type_register_static(&aspeed_2400_smc_info);
|
|
|
|
type_register_static(&aspeed_2400_fmc_info);
|
|
|
|
type_register_static(&aspeed_2400_spi1_info);
|
|
|
|
type_register_static(&aspeed_2500_fmc_info);
|
|
|
|
type_register_static(&aspeed_2500_spi1_info);
|
|
|
|
type_register_static(&aspeed_2500_spi2_info);
|
|
|
|
type_register_static(&aspeed_2600_fmc_info);
|
|
|
|
type_register_static(&aspeed_2600_spi1_info);
|
|
|
|
type_register_static(&aspeed_2600_spi2_info);
|
2022-05-02 18:03:03 +03:00
|
|
|
type_register_static(&aspeed_1030_fmc_info);
|
|
|
|
type_register_static(&aspeed_1030_spi1_info);
|
|
|
|
type_register_static(&aspeed_1030_spi2_info);
|
2024-06-04 08:44:31 +03:00
|
|
|
type_register_static(&aspeed_2700_fmc_info);
|
|
|
|
type_register_static(&aspeed_2700_spi0_info);
|
|
|
|
type_register_static(&aspeed_2700_spi1_info);
|
|
|
|
type_register_static(&aspeed_2700_spi2_info);
|
2021-10-12 09:20:08 +03:00
|
|
|
}
|
|
|
|
|
2016-07-04 15:06:37 +03:00
|
|
|
type_init(aspeed_smc_register_types)
|