2009-05-20 21:37:39 +04:00
|
|
|
/*
|
|
|
|
* MicroBlaze helper routines.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2009 Edgar E. Iglesias <edgar.iglesias@gmail.com>
|
2012-04-12 08:30:30 +04:00
|
|
|
* Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
|
2009-05-20 21:37:39 +04:00
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2020-10-23 15:18:21 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2009-05-20 21:37:39 +04:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-17 00:47:01 +04:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2009-05-20 21:37:39 +04:00
|
|
|
*/
|
|
|
|
|
2016-01-26 21:05:31 +03:00
|
|
|
#include "qemu/osdep.h"
|
2009-05-20 21:37:39 +04:00
|
|
|
#include "cpu.h"
|
2016-03-15 15:18:37 +03:00
|
|
|
#include "exec/exec-all.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/host-utils.h"
|
2016-01-07 16:55:28 +03:00
|
|
|
#include "exec/log.h"
|
2009-05-20 21:37:39 +04:00
|
|
|
|
2021-09-15 03:17:38 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2021-01-22 03:18:55 +03:00
|
|
|
static bool mb_cpu_access_is_secure(MicroBlazeCPU *cpu,
|
|
|
|
MMUAccessType access_type)
|
|
|
|
{
|
|
|
|
if (access_type == MMU_INST_FETCH) {
|
|
|
|
return !cpu->ns_axi_ip;
|
|
|
|
} else {
|
|
|
|
return !cpu->ns_axi_dp;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-04-02 12:06:02 +03:00
|
|
|
bool mb_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
|
|
|
|
MMUAccessType access_type, int mmu_idx,
|
|
|
|
bool probe, uintptr_t retaddr)
|
2009-05-20 21:37:39 +04:00
|
|
|
{
|
2013-08-26 05:01:33 +04:00
|
|
|
MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
|
|
|
|
CPUMBState *env = &cpu->env;
|
2020-09-03 09:18:35 +03:00
|
|
|
MicroBlazeMMULookup lu;
|
2009-05-20 21:37:39 +04:00
|
|
|
unsigned int hit;
|
|
|
|
int prot;
|
2021-01-22 03:18:55 +03:00
|
|
|
MemTxAttrs attrs = {};
|
|
|
|
|
|
|
|
attrs.secure = mb_cpu_access_is_secure(cpu, access_type);
|
2009-05-20 21:37:39 +04:00
|
|
|
|
2019-04-02 12:06:02 +03:00
|
|
|
if (mmu_idx == MMU_NOMMU_IDX) {
|
2009-05-20 21:37:39 +04:00
|
|
|
/* MMU disabled or not available. */
|
|
|
|
address &= TARGET_PAGE_MASK;
|
|
|
|
prot = PAGE_BITS;
|
2021-01-22 03:18:55 +03:00
|
|
|
tlb_set_page_with_attrs(cs, address, address, attrs, prot, mmu_idx,
|
|
|
|
TARGET_PAGE_SIZE);
|
2019-04-02 12:06:02 +03:00
|
|
|
return true;
|
2009-05-20 21:37:39 +04:00
|
|
|
}
|
2019-04-02 12:06:02 +03:00
|
|
|
|
2020-09-04 21:31:57 +03:00
|
|
|
hit = mmu_translate(cpu, &lu, address, access_type, mmu_idx);
|
2019-04-02 12:06:02 +03:00
|
|
|
if (likely(hit)) {
|
|
|
|
uint32_t vaddr = address & TARGET_PAGE_MASK;
|
|
|
|
uint32_t paddr = lu.paddr + vaddr - lu.vaddr;
|
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_MMU, "MMU map mmu=%d v=%x p=%x prot=%x\n",
|
|
|
|
mmu_idx, vaddr, paddr, lu.prot);
|
2021-01-22 03:18:55 +03:00
|
|
|
tlb_set_page_with_attrs(cs, vaddr, paddr, attrs, lu.prot, mmu_idx,
|
|
|
|
TARGET_PAGE_SIZE);
|
2019-04-02 12:06:02 +03:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* TLB miss. */
|
|
|
|
if (probe) {
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_MMU, "mmu=%d miss v=%" VADDR_PRIx "\n",
|
|
|
|
mmu_idx, address);
|
|
|
|
|
2020-08-20 07:46:10 +03:00
|
|
|
env->ear = address;
|
2019-04-02 12:06:02 +03:00
|
|
|
switch (lu.err) {
|
|
|
|
case ERR_PROT:
|
2020-08-20 07:50:35 +03:00
|
|
|
env->esr = access_type == MMU_INST_FETCH ? 17 : 16;
|
|
|
|
env->esr |= (access_type == MMU_DATA_STORE) << 10;
|
2019-04-02 12:06:02 +03:00
|
|
|
break;
|
|
|
|
case ERR_MISS:
|
2020-08-20 07:50:35 +03:00
|
|
|
env->esr = access_type == MMU_INST_FETCH ? 19 : 18;
|
|
|
|
env->esr |= (access_type == MMU_DATA_STORE) << 10;
|
2019-04-02 12:06:02 +03:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cs->exception_index == EXCP_MMU) {
|
|
|
|
cpu_abort(cs, "recursive faults\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
/* TLB miss. */
|
|
|
|
cs->exception_index = EXCP_MMU;
|
|
|
|
cpu_loop_exit_restore(cs, retaddr);
|
|
|
|
}
|
|
|
|
|
2013-02-02 13:57:51 +04:00
|
|
|
void mb_cpu_do_interrupt(CPUState *cs)
|
2009-05-20 21:37:39 +04:00
|
|
|
{
|
2013-02-02 13:57:51 +04:00
|
|
|
MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
|
|
|
|
CPUMBState *env = &cpu->env;
|
2020-08-18 21:58:23 +03:00
|
|
|
uint32_t t, msr = mb_cpu_read_msr(env);
|
2020-09-03 09:11:00 +03:00
|
|
|
bool set_esr;
|
2009-05-20 21:37:39 +04:00
|
|
|
|
2011-04-28 19:20:26 +04:00
|
|
|
/* IMM flag cannot propagate across a branch and into the dslot. */
|
2020-09-04 22:08:24 +03:00
|
|
|
assert((env->iflags & (D_FLAG | IMM_FLAG)) != (D_FLAG | IMM_FLAG));
|
|
|
|
/* BIMM flag cannot be set without D_FLAG. */
|
|
|
|
assert((env->iflags & (D_FLAG | BIMM_FLAG)) != BIMM_FLAG);
|
|
|
|
/* RTI flags are private to translate. */
|
2009-05-20 21:37:39 +04:00
|
|
|
assert(!(env->iflags & (DRTI_FLAG | DRTE_FLAG | DRTB_FLAG)));
|
2020-09-03 09:11:00 +03:00
|
|
|
|
2013-08-26 10:31:06 +04:00
|
|
|
switch (cs->exception_index) {
|
2020-09-03 09:11:00 +03:00
|
|
|
case EXCP_HW_EXCP:
|
2020-09-04 21:11:28 +03:00
|
|
|
if (!(cpu->cfg.pvr_regs[0] & PVR0_USE_EXC_MASK)) {
|
2020-09-03 09:11:00 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"Exception raised on system without exceptions!\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
|
|
|
"INT: HWE at pc=%08x msr=%08x iflags=%x\n",
|
|
|
|
env->pc, msr, env->iflags);
|
|
|
|
|
|
|
|
/* Exception breaks branch + dslot sequence? */
|
|
|
|
set_esr = true;
|
|
|
|
env->esr &= ~D_FLAG;
|
|
|
|
if (env->iflags & D_FLAG) {
|
|
|
|
env->esr |= D_FLAG;
|
|
|
|
env->btr = env->btarget;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Exception in progress. */
|
|
|
|
msr |= MSR_EIP;
|
|
|
|
env->regs[17] = env->pc + 4;
|
|
|
|
env->pc = cpu->cfg.base_vectors + 0x20;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case EXCP_MMU:
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
|
|
|
"INT: MMU at pc=%08x msr=%08x "
|
|
|
|
"ear=%" PRIx64 " iflags=%x\n",
|
|
|
|
env->pc, msr, env->ear, env->iflags);
|
|
|
|
|
|
|
|
/* Exception breaks branch + dslot sequence? */
|
|
|
|
set_esr = true;
|
|
|
|
env->esr &= ~D_FLAG;
|
|
|
|
if (env->iflags & D_FLAG) {
|
|
|
|
env->esr |= D_FLAG;
|
|
|
|
env->btr = env->btarget;
|
|
|
|
/* Reexecute the branch. */
|
|
|
|
env->regs[17] = env->pc - (env->iflags & BIMM_FLAG ? 8 : 4);
|
|
|
|
} else if (env->iflags & IMM_FLAG) {
|
|
|
|
/* Reexecute the imm. */
|
|
|
|
env->regs[17] = env->pc - 4;
|
|
|
|
} else {
|
2020-08-20 07:33:32 +03:00
|
|
|
env->regs[17] = env->pc;
|
2020-09-03 09:11:00 +03:00
|
|
|
}
|
2009-05-20 21:37:39 +04:00
|
|
|
|
2020-09-03 09:11:00 +03:00
|
|
|
/* Exception in progress. */
|
|
|
|
msr |= MSR_EIP;
|
|
|
|
env->pc = cpu->cfg.base_vectors + 0x20;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case EXCP_IRQ:
|
|
|
|
assert(!(msr & (MSR_EIP | MSR_BIP)));
|
|
|
|
assert(msr & MSR_IE);
|
|
|
|
assert(!(env->iflags & (D_FLAG | IMM_FLAG)));
|
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
|
|
|
"INT: DEV at pc=%08x msr=%08x iflags=%x\n",
|
|
|
|
env->pc, msr, env->iflags);
|
|
|
|
set_esr = false;
|
|
|
|
|
|
|
|
/* Disable interrupts. */
|
|
|
|
msr &= ~MSR_IE;
|
|
|
|
env->regs[14] = env->pc;
|
|
|
|
env->pc = cpu->cfg.base_vectors + 0x10;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case EXCP_HW_BREAK:
|
|
|
|
assert(!(env->iflags & (D_FLAG | IMM_FLAG)));
|
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
|
|
|
"INT: BRK at pc=%08x msr=%08x iflags=%x\n",
|
|
|
|
env->pc, msr, env->iflags);
|
|
|
|
set_esr = false;
|
|
|
|
|
|
|
|
/* Break in progress. */
|
|
|
|
msr |= MSR_BIP;
|
|
|
|
env->regs[16] = env->pc;
|
|
|
|
env->pc = cpu->cfg.base_vectors + 0x18;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
cpu_abort(cs, "unhandled exception type=%d\n", cs->exception_index);
|
|
|
|
/* not reached */
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Save previous mode, disable mmu, disable user-mode. */
|
|
|
|
t = (msr & (MSR_VM | MSR_UM)) << 1;
|
|
|
|
msr &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM);
|
|
|
|
msr |= t;
|
|
|
|
mb_cpu_write_msr(env, msr);
|
|
|
|
|
|
|
|
env->res_addr = RES_ADDR_NONE;
|
|
|
|
env->iflags = 0;
|
|
|
|
|
|
|
|
if (!set_esr) {
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
|
|
|
" to pc=%08x msr=%08x\n", env->pc, msr);
|
|
|
|
} else if (env->esr & D_FLAG) {
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
|
|
|
" to pc=%08x msr=%08x esr=%04x btr=%08x\n",
|
|
|
|
env->pc, msr, env->esr, env->btr);
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
|
|
|
" to pc=%08x msr=%08x esr=%04x\n",
|
|
|
|
env->pc, msr, env->esr);
|
2009-05-20 21:37:39 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-01-22 03:18:55 +03:00
|
|
|
hwaddr mb_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr,
|
|
|
|
MemTxAttrs *attrs)
|
2009-05-20 21:37:39 +04:00
|
|
|
{
|
2013-06-29 20:55:54 +04:00
|
|
|
MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
|
|
|
|
CPUMBState *env = &cpu->env;
|
2009-05-20 21:37:39 +04:00
|
|
|
target_ulong vaddr, paddr = 0;
|
2020-09-03 09:18:35 +03:00
|
|
|
MicroBlazeMMULookup lu;
|
2018-05-16 00:44:28 +03:00
|
|
|
int mmu_idx = cpu_mmu_index(env, false);
|
2009-05-20 21:37:39 +04:00
|
|
|
unsigned int hit;
|
|
|
|
|
2021-01-22 03:18:55 +03:00
|
|
|
/* Caller doesn't initialize */
|
|
|
|
*attrs = (MemTxAttrs) {};
|
|
|
|
attrs->secure = mb_cpu_access_is_secure(cpu, MMU_DATA_LOAD);
|
|
|
|
|
2018-05-16 00:44:28 +03:00
|
|
|
if (mmu_idx != MMU_NOMMU_IDX) {
|
2020-09-04 21:31:57 +03:00
|
|
|
hit = mmu_translate(cpu, &lu, addr, 0, 0);
|
2009-05-20 21:37:39 +04:00
|
|
|
if (hit) {
|
|
|
|
vaddr = addr & TARGET_PAGE_MASK;
|
|
|
|
paddr = lu.paddr + vaddr - lu.vaddr;
|
|
|
|
} else
|
|
|
|
paddr = 0; /* ???. */
|
|
|
|
} else
|
|
|
|
paddr = addr & TARGET_PAGE_MASK;
|
|
|
|
|
|
|
|
return paddr;
|
|
|
|
}
|
2014-09-13 20:45:30 +04:00
|
|
|
|
|
|
|
bool mb_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
|
|
|
|
{
|
|
|
|
MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
|
|
|
|
CPUMBState *env = &cpu->env;
|
|
|
|
|
|
|
|
if ((interrupt_request & CPU_INTERRUPT_HARD)
|
2020-08-20 07:41:10 +03:00
|
|
|
&& (env->msr & MSR_IE)
|
|
|
|
&& !(env->msr & (MSR_EIP | MSR_BIP))
|
2014-09-13 20:45:30 +04:00
|
|
|
&& !(env->iflags & (D_FLAG | IMM_FLAG))) {
|
|
|
|
cs->exception_index = EXCP_IRQ;
|
|
|
|
mb_cpu_do_interrupt(cs);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
2020-08-21 06:29:01 +03:00
|
|
|
|
2021-09-11 19:54:23 +03:00
|
|
|
#endif /* !CONFIG_USER_ONLY */
|
|
|
|
|
2020-08-21 06:29:01 +03:00
|
|
|
void mb_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
|
|
|
|
MMUAccessType access_type,
|
|
|
|
int mmu_idx, uintptr_t retaddr)
|
|
|
|
{
|
|
|
|
MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
|
|
|
|
uint32_t esr, iflags;
|
|
|
|
|
|
|
|
/* Recover the pc and iflags from the corresponding insn_start. */
|
2022-10-24 16:09:57 +03:00
|
|
|
cpu_restore_state(cs, retaddr);
|
2020-08-21 06:29:01 +03:00
|
|
|
iflags = cpu->env.iflags;
|
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_INT,
|
2020-08-25 22:37:12 +03:00
|
|
|
"Unaligned access addr=" TARGET_FMT_lx " pc=%x iflags=%x\n",
|
|
|
|
(target_ulong)addr, cpu->env.pc, iflags);
|
2020-08-21 06:29:01 +03:00
|
|
|
|
|
|
|
esr = ESR_EC_UNALIGNED_DATA;
|
|
|
|
if (likely(iflags & ESR_ESS_FLAG)) {
|
|
|
|
esr |= iflags & ESR_ESS_MASK;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP, "Unaligned access without ESR_ESS_FLAG\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
cpu->env.ear = addr;
|
|
|
|
cpu->env.esr = esr;
|
|
|
|
cs->exception_index = EXCP_HW_EXCP;
|
|
|
|
cpu_loop_exit(cs);
|
|
|
|
}
|