2004-05-27 02:55:16 +04:00
|
|
|
/*
|
2007-10-29 02:42:18 +03:00
|
|
|
* QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2007-03-30 13:38:04 +04:00
|
|
|
* Copyright (c) 2004-2007 Fabrice Bellard
|
2007-10-29 02:42:18 +03:00
|
|
|
* Copyright (c) 2007 Jocelyn Mayer
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2004-05-27 02:55:16 +04:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
2010-02-09 19:37:03 +03:00
|
|
|
*
|
|
|
|
* PCI bus layout on a real G5 (U3 based):
|
|
|
|
*
|
|
|
|
* 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
|
|
|
|
* 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
|
|
|
|
* 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
|
|
|
|
* 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
|
|
|
|
* 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
|
|
|
|
* 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
|
|
|
|
* 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
|
|
|
|
* 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
|
|
|
|
* 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
|
|
|
|
* 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
|
|
|
|
* 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
|
|
|
|
* 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
|
|
|
|
* 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
|
|
|
|
* 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
|
|
|
|
* 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
|
|
|
|
* 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
|
|
|
|
* 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
|
|
|
|
* 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
|
|
|
|
* 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
|
|
|
|
* 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
|
|
|
|
*
|
2004-05-27 02:55:16 +04:00
|
|
|
*/
|
2013-01-24 03:03:54 +04:00
|
|
|
#include "hw/hw.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/ppc/ppc.h"
|
2013-01-24 03:03:54 +04:00
|
|
|
#include "hw/ppc/mac.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/input/adb.h"
|
|
|
|
#include "hw/ppc/mac_dbdma.h"
|
|
|
|
#include "hw/timer/m48t59.h"
|
2013-01-24 03:03:54 +04:00
|
|
|
#include "hw/pci/pci.h"
|
2012-10-24 10:43:34 +04:00
|
|
|
#include "net/net.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/sysemu.h"
|
2013-01-24 03:03:54 +04:00
|
|
|
#include "hw/boards.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/nvram/fw_cfg.h"
|
|
|
|
#include "hw/char/escc.h"
|
|
|
|
#include "hw/ppc/openpic.h"
|
2013-01-24 03:03:54 +04:00
|
|
|
#include "hw/ide.h"
|
|
|
|
#include "hw/loader.h"
|
2009-09-20 18:58:02 +04:00
|
|
|
#include "elf.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/kvm.h"
|
2010-02-09 19:37:05 +03:00
|
|
|
#include "kvm_ppc.h"
|
2010-02-09 19:37:08 +03:00
|
|
|
#include "hw/usb.h"
|
2014-10-07 15:59:18 +04:00
|
|
|
#include "sysemu/block-backend.h"
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/address-spaces.h"
|
2013-01-24 03:03:54 +04:00
|
|
|
#include "hw/sysbus.h"
|
2004-06-03 22:46:20 +04:00
|
|
|
|
2007-12-02 07:51:10 +03:00
|
|
|
#define MAX_IDE_BUS 2
|
2009-02-08 18:59:36 +03:00
|
|
|
#define CFG_ADDR 0xf0000510
|
2013-06-29 19:34:58 +04:00
|
|
|
#define TBFREQ (100UL * 1000UL * 1000UL)
|
2014-04-17 21:04:44 +04:00
|
|
|
#define CLOCKFREQ (266UL * 1000UL * 1000UL)
|
|
|
|
#define BUSFREQ (100UL * 1000UL * 1000UL)
|
2007-12-02 07:51:10 +03:00
|
|
|
|
2009-02-05 23:22:07 +03:00
|
|
|
/* debug UniNorth */
|
|
|
|
//#define DEBUG_UNIN
|
|
|
|
|
|
|
|
#ifdef DEBUG_UNIN
|
2009-05-13 21:53:17 +04:00
|
|
|
#define UNIN_DPRINTF(fmt, ...) \
|
|
|
|
do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
|
2009-02-05 23:22:07 +03:00
|
|
|
#else
|
2009-05-13 21:53:17 +04:00
|
|
|
#define UNIN_DPRINTF(fmt, ...)
|
2009-02-05 23:22:07 +03:00
|
|
|
#endif
|
|
|
|
|
2005-06-05 19:11:17 +04:00
|
|
|
/* UniN device */
|
2012-10-23 14:30:10 +04:00
|
|
|
static void unin_write(void *opaque, hwaddr addr, uint64_t value,
|
2011-09-13 17:30:29 +04:00
|
|
|
unsigned size)
|
2005-06-05 19:11:17 +04:00
|
|
|
{
|
2011-09-13 17:30:29 +04:00
|
|
|
UNIN_DPRINTF("write addr " TARGET_FMT_plx " val %"PRIx64"\n", addr, value);
|
2013-06-25 05:39:21 +04:00
|
|
|
if (addr == 0x0) {
|
|
|
|
*(int*)opaque = value;
|
|
|
|
}
|
2005-06-05 19:11:17 +04:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t unin_read(void *opaque, hwaddr addr, unsigned size)
|
2005-06-05 19:11:17 +04:00
|
|
|
{
|
2009-02-05 23:22:07 +03:00
|
|
|
uint32_t value;
|
|
|
|
|
|
|
|
value = 0;
|
2013-06-25 05:39:21 +04:00
|
|
|
switch (addr) {
|
|
|
|
case 0:
|
|
|
|
value = *(int*)opaque;
|
|
|
|
}
|
|
|
|
|
2009-02-05 23:22:07 +03:00
|
|
|
UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value);
|
|
|
|
|
|
|
|
return value;
|
2005-06-05 19:11:17 +04:00
|
|
|
}
|
|
|
|
|
2011-09-13 17:30:29 +04:00
|
|
|
static const MemoryRegionOps unin_ops = {
|
|
|
|
.read = unin_read,
|
|
|
|
.write = unin_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2005-06-05 19:11:17 +04:00
|
|
|
};
|
|
|
|
|
2014-12-03 22:04:02 +03:00
|
|
|
static void fw_cfg_boot_set(void *opaque, const char *boot_device,
|
|
|
|
Error **errp)
|
2009-03-08 12:51:29 +03:00
|
|
|
{
|
|
|
|
fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
|
|
|
|
}
|
|
|
|
|
2010-03-14 23:20:59 +03:00
|
|
|
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
|
|
|
|
{
|
|
|
|
return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static hwaddr round_page(hwaddr addr)
|
2011-06-16 01:27:19 +04:00
|
|
|
{
|
|
|
|
return (addr + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
|
|
|
|
}
|
|
|
|
|
2012-02-08 06:03:33 +04:00
|
|
|
static void ppc_core99_reset(void *opaque)
|
|
|
|
{
|
2012-05-04 19:30:25 +04:00
|
|
|
PowerPCCPU *cpu = opaque;
|
2012-02-08 06:03:33 +04:00
|
|
|
|
2012-05-04 19:30:25 +04:00
|
|
|
cpu_reset(CPU(cpu));
|
2013-04-04 20:45:07 +04:00
|
|
|
/* 970 CPUs want to get their initial IP as part of their boot protocol */
|
|
|
|
cpu->env.nip = PROM_ADDR + 0x100;
|
2012-02-08 06:03:33 +04:00
|
|
|
}
|
|
|
|
|
2007-10-29 02:42:18 +03:00
|
|
|
/* PowerPC Mac99 hardware initialisation */
|
2014-05-07 18:42:57 +04:00
|
|
|
static void ppc_core99_init(MachineState *machine)
|
2004-05-27 02:55:16 +04:00
|
|
|
{
|
2014-05-07 18:42:57 +04:00
|
|
|
ram_addr_t ram_size = machine->ram_size;
|
|
|
|
const char *cpu_model = machine->cpu_model;
|
|
|
|
const char *kernel_filename = machine->kernel_filename;
|
|
|
|
const char *kernel_cmdline = machine->kernel_cmdline;
|
|
|
|
const char *initrd_filename = machine->initrd_filename;
|
|
|
|
const char *boot_device = machine->boot_order;
|
2012-05-04 19:29:07 +04:00
|
|
|
PowerPCCPU *cpu = NULL;
|
2012-03-14 04:38:23 +04:00
|
|
|
CPUPPCState *env = NULL;
|
2009-05-30 03:52:44 +04:00
|
|
|
char *filename;
|
2007-04-10 02:45:36 +04:00
|
|
|
qemu_irq *pic, **openpic_irqs;
|
2013-07-22 17:54:13 +04:00
|
|
|
MemoryRegion *isa = g_new(MemoryRegion, 1);
|
2011-09-13 17:30:29 +04:00
|
|
|
MemoryRegion *unin_memory = g_new(MemoryRegion, 1);
|
2013-06-25 05:46:33 +04:00
|
|
|
MemoryRegion *unin2_memory = g_new(MemoryRegion, 1);
|
2012-12-08 08:17:14 +04:00
|
|
|
int linux_boot, i, j, k;
|
2011-09-13 17:30:29 +04:00
|
|
|
MemoryRegion *ram = g_new(MemoryRegion, 1), *bios = g_new(MemoryRegion, 1);
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr kernel_base, initrd_base, cmdline_base = 0;
|
2010-09-18 09:53:14 +04:00
|
|
|
long kernel_size, initrd_size;
|
2004-06-21 23:43:00 +04:00
|
|
|
PCIBus *pci_bus;
|
2013-01-24 03:03:57 +04:00
|
|
|
PCIDevice *macio;
|
2013-01-24 03:04:01 +04:00
|
|
|
MACIOIDEState *macio_ide;
|
2013-01-24 03:04:05 +04:00
|
|
|
BusState *adb_bus;
|
2007-10-29 02:42:18 +03:00
|
|
|
MacIONVRAMState *nvr;
|
2010-10-13 22:38:07 +04:00
|
|
|
int bios_size;
|
2013-01-24 03:04:02 +04:00
|
|
|
MemoryRegion *pic_mem, *escc_mem;
|
2011-08-24 22:37:05 +04:00
|
|
|
MemoryRegion *escc_bar = g_new(MemoryRegion, 1);
|
2007-11-11 04:50:45 +03:00
|
|
|
int ppc_boot_device;
|
2009-08-28 17:47:03 +04:00
|
|
|
DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
|
2009-02-08 18:59:36 +03:00
|
|
|
void *fw_cfg;
|
2010-02-09 19:37:02 +03:00
|
|
|
int machine_arch;
|
2012-12-08 08:17:14 +04:00
|
|
|
SysBusDevice *s;
|
|
|
|
DeviceState *dev;
|
2013-06-25 05:39:21 +04:00
|
|
|
int *token = g_new(int, 1);
|
2014-07-11 05:24:39 +04:00
|
|
|
hwaddr nvram_addr = 0xFFF04000;
|
2014-07-14 00:29:02 +04:00
|
|
|
uint64_t tbfreq;
|
2004-06-21 23:43:00 +04:00
|
|
|
|
2004-05-27 02:55:16 +04:00
|
|
|
linux_boot = (kernel_filename != NULL);
|
|
|
|
|
2005-11-22 02:33:12 +03:00
|
|
|
/* init CPUs */
|
2007-03-05 22:44:02 +03:00
|
|
|
if (cpu_model == NULL)
|
2009-12-20 02:22:26 +03:00
|
|
|
#ifdef TARGET_PPC64
|
|
|
|
cpu_model = "970fx";
|
|
|
|
#else
|
2009-02-09 22:03:02 +03:00
|
|
|
cpu_model = "G4";
|
2009-12-20 02:22:26 +03:00
|
|
|
#endif
|
2007-04-10 02:45:36 +04:00
|
|
|
for (i = 0; i < smp_cpus; i++) {
|
2012-05-04 19:29:07 +04:00
|
|
|
cpu = cpu_ppc_init(cpu_model);
|
|
|
|
if (cpu == NULL) {
|
2007-11-10 18:15:54 +03:00
|
|
|
fprintf(stderr, "Unable to find PowerPC CPU definition\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2012-05-04 19:29:07 +04:00
|
|
|
env = &cpu->env;
|
|
|
|
|
2007-04-10 02:45:36 +04:00
|
|
|
/* Set time-base frequency to 100 Mhz */
|
2013-06-29 19:34:58 +04:00
|
|
|
cpu_ppc_tb_init(env, TBFREQ);
|
2012-05-04 19:30:25 +04:00
|
|
|
qemu_register_reset(ppc_core99_reset, cpu);
|
2007-04-10 02:45:36 +04:00
|
|
|
}
|
2005-11-22 02:33:12 +03:00
|
|
|
|
2004-05-27 02:55:16 +04:00
|
|
|
/* allocate RAM */
|
2014-07-10 16:01:03 +04:00
|
|
|
memory_region_allocate_system_memory(ram, NULL, "ppc_core99.ram", ram_size);
|
2011-09-13 17:30:29 +04:00
|
|
|
memory_region_add_subregion(get_system_memory(), 0, ram);
|
2009-02-05 23:20:29 +03:00
|
|
|
|
2004-05-27 02:55:16 +04:00
|
|
|
/* allocate and load BIOS */
|
2014-09-09 09:27:55 +04:00
|
|
|
memory_region_init_ram(bios, NULL, "ppc_core99.bios", BIOS_SIZE,
|
|
|
|
&error_abort);
|
ppc: fix -mem-path failure
commit e938ba0c tried to enable -mem-path for ppc but breaked some ppc
boards.
The problems are:
1. it fails when allocating memory for rom, sram whose sizes are less
than huge page size:
./ppc-softmmu/qemu-system-ppc -m 512 -mem-path /hugepages/ \
-kernel /home/hutao/Downloads/vmlinux-ppc -initrd \
/home/hutao/Downloads/initrd-ppc.gz
qemu-system-ppc: /mnt/data/projects/qemu/exec.c:1184: qemu_ram_set_idstr: Assertion `new_block' failed.
2. if there is a numa node backed by memory backend object, qemu fails
with message:
./ppc-softmmu/qemu-system-ppc -m 512 \
-object memory-backend-file,size=512M,mem-path=/hugepages,id=f0 \
-numa node,nodeid=0,memdev=f0 \
-kernel /home/hutao/Downloads/vmlinux-ppc \
-initrd /home/hutao/Downloads/initrd-ppc.gz
qemu-system-ppc: memory backend f0 is used multiple times. Each -numa option must use a different memdev value.
This patch does following:
1. replaces memory_region_allocate_system_memory() with
memory_region_init_ram() for rom, sram. Then only system memory
is backed by hugepages when specifying mem-path.
2. for memory banks, allocates all ram with
one memory_region_allocate_system_memory(), and use
memory_region_init_alias() to initialize memory banks.
Tested machines: default(g3beige), mac99, taihu, bamboo, ref405ep.
Signed-off-by: Hu Tao <hutao@cn.fujitsu.com>
Signed-off-by: Alexander Graf <agraf@suse.de>
2014-07-21 13:30:17 +04:00
|
|
|
vmstate_register_ram_global(bios);
|
|
|
|
|
2007-10-05 17:08:35 +04:00
|
|
|
if (bios_name == NULL)
|
2009-02-08 18:59:36 +03:00
|
|
|
bios_name = PROM_FILENAME;
|
2009-05-30 03:52:44 +04:00
|
|
|
filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
|
2011-09-13 17:30:29 +04:00
|
|
|
memory_region_set_readonly(bios, true);
|
|
|
|
memory_region_add_subregion(get_system_memory(), PROM_ADDR, bios);
|
2009-02-08 18:59:36 +03:00
|
|
|
|
|
|
|
/* Load OpenBIOS (ELF) */
|
2009-05-30 03:52:44 +04:00
|
|
|
if (filename) {
|
2010-03-14 23:20:59 +03:00
|
|
|
bios_size = load_elf(filename, NULL, NULL, NULL,
|
|
|
|
NULL, NULL, 1, ELF_MACHINE, 0);
|
2009-09-20 18:58:02 +04:00
|
|
|
|
2011-08-21 07:09:37 +04:00
|
|
|
g_free(filename);
|
2009-05-30 03:52:44 +04:00
|
|
|
} else {
|
|
|
|
bios_size = -1;
|
|
|
|
}
|
2005-07-03 18:00:51 +04:00
|
|
|
if (bios_size < 0 || bios_size > BIOS_SIZE) {
|
2009-05-30 03:52:44 +04:00
|
|
|
hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
|
2004-05-27 02:55:16 +04:00
|
|
|
exit(1);
|
|
|
|
}
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2004-06-21 20:55:53 +04:00
|
|
|
if (linux_boot) {
|
2009-03-08 12:51:29 +03:00
|
|
|
uint64_t lowaddr = 0;
|
2009-09-20 18:58:02 +04:00
|
|
|
int bswap_needed;
|
|
|
|
|
|
|
|
#ifdef BSWAP_NEEDED
|
|
|
|
bswap_needed = 1;
|
|
|
|
#else
|
|
|
|
bswap_needed = 0;
|
|
|
|
#endif
|
2004-06-21 20:55:53 +04:00
|
|
|
kernel_base = KERNEL_LOAD_ADDR;
|
2009-03-08 12:51:29 +03:00
|
|
|
|
2010-03-14 23:20:59 +03:00
|
|
|
kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
|
|
|
|
NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
|
2009-03-08 12:51:29 +03:00
|
|
|
if (kernel_size < 0)
|
|
|
|
kernel_size = load_aout(kernel_filename, kernel_base,
|
2009-09-20 18:58:02 +04:00
|
|
|
ram_size - kernel_base, bswap_needed,
|
|
|
|
TARGET_PAGE_SIZE);
|
2009-03-08 12:51:29 +03:00
|
|
|
if (kernel_size < 0)
|
|
|
|
kernel_size = load_image_targphys(kernel_filename,
|
|
|
|
kernel_base,
|
|
|
|
ram_size - kernel_base);
|
2004-06-21 20:55:53 +04:00
|
|
|
if (kernel_size < 0) {
|
2009-05-08 05:35:15 +04:00
|
|
|
hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
|
2004-06-21 20:55:53 +04:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
/* load initrd */
|
|
|
|
if (initrd_filename) {
|
2011-06-16 01:27:19 +04:00
|
|
|
initrd_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
|
2009-04-10 04:26:15 +04:00
|
|
|
initrd_size = load_image_targphys(initrd_filename, initrd_base,
|
|
|
|
ram_size - initrd_base);
|
2004-06-21 20:55:53 +04:00
|
|
|
if (initrd_size < 0) {
|
2009-05-08 05:35:15 +04:00
|
|
|
hw_error("qemu: could not load initial ram disk '%s'\n",
|
|
|
|
initrd_filename);
|
2004-06-21 20:55:53 +04:00
|
|
|
exit(1);
|
|
|
|
}
|
2011-06-16 01:27:19 +04:00
|
|
|
cmdline_base = round_page(initrd_base + initrd_size);
|
2004-06-21 20:55:53 +04:00
|
|
|
} else {
|
|
|
|
initrd_base = 0;
|
|
|
|
initrd_size = 0;
|
2011-06-16 01:27:19 +04:00
|
|
|
cmdline_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
|
2004-06-21 20:55:53 +04:00
|
|
|
}
|
2007-10-31 04:54:04 +03:00
|
|
|
ppc_boot_device = 'm';
|
2004-06-21 20:55:53 +04:00
|
|
|
} else {
|
|
|
|
kernel_base = 0;
|
|
|
|
kernel_size = 0;
|
|
|
|
initrd_base = 0;
|
|
|
|
initrd_size = 0;
|
2007-11-11 04:50:45 +03:00
|
|
|
ppc_boot_device = '\0';
|
|
|
|
/* We consider that NewWorld PowerMac never have any floppy drive
|
|
|
|
* For now, OHW cannot boot from the network.
|
|
|
|
*/
|
2007-11-11 17:44:28 +03:00
|
|
|
for (i = 0; boot_device[i] != '\0'; i++) {
|
|
|
|
if (boot_device[i] >= 'c' && boot_device[i] <= 'f') {
|
|
|
|
ppc_boot_device = boot_device[i];
|
2007-11-11 04:50:45 +03:00
|
|
|
break;
|
2007-11-11 17:44:28 +03:00
|
|
|
}
|
2007-11-11 04:50:45 +03:00
|
|
|
}
|
|
|
|
if (ppc_boot_device == '\0') {
|
|
|
|
fprintf(stderr, "No valid boot device for Mac99 machine\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2004-06-21 20:55:53 +04:00
|
|
|
}
|
2005-06-05 19:11:17 +04:00
|
|
|
|
2007-10-29 02:42:18 +03:00
|
|
|
/* Register 8 MB of ISA IO space */
|
2013-07-22 17:54:13 +04:00
|
|
|
memory_region_init_alias(isa, NULL, "isa_mmio",
|
|
|
|
get_system_io(), 0, 0x00800000);
|
|
|
|
memory_region_add_subregion(get_system_memory(), 0xf2000000, isa);
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2013-06-25 05:39:21 +04:00
|
|
|
/* UniN init: XXX should be a real device */
|
2013-06-06 13:41:28 +04:00
|
|
|
memory_region_init_io(unin_memory, NULL, &unin_ops, token, "unin", 0x1000);
|
2011-09-13 17:30:29 +04:00
|
|
|
memory_region_add_subregion(get_system_memory(), 0xf8000000, unin_memory);
|
2007-03-30 13:38:04 +04:00
|
|
|
|
2013-06-06 13:41:28 +04:00
|
|
|
memory_region_init_io(unin2_memory, NULL, &unin_ops, token, "unin", 0x1000);
|
2013-06-25 05:46:33 +04:00
|
|
|
memory_region_add_subregion(get_system_memory(), 0xf3000000, unin2_memory);
|
|
|
|
|
2011-08-21 07:09:37 +04:00
|
|
|
openpic_irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
|
2007-10-29 02:42:18 +03:00
|
|
|
openpic_irqs[0] =
|
2011-08-21 07:09:37 +04:00
|
|
|
g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
|
2007-10-29 02:42:18 +03:00
|
|
|
for (i = 0; i < smp_cpus; i++) {
|
|
|
|
/* Mac99 IRQ connection between OpenPIC outputs pins
|
|
|
|
* and PowerPC input pins
|
|
|
|
*/
|
|
|
|
switch (PPC_INPUT(env)) {
|
|
|
|
case PPC_FLAGS_INPUT_6xx:
|
|
|
|
openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_INT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP];
|
|
|
|
/* Not connected ? */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
|
|
|
|
/* Check this */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET];
|
|
|
|
break;
|
2007-10-03 05:05:39 +04:00
|
|
|
#if defined(TARGET_PPC64)
|
2007-10-29 02:42:18 +03:00
|
|
|
case PPC_FLAGS_INPUT_970:
|
|
|
|
openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_INT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP];
|
|
|
|
/* Not connected ? */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
|
|
|
|
/* Check this */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET];
|
|
|
|
break;
|
2007-10-03 05:05:39 +04:00
|
|
|
#endif /* defined(TARGET_PPC64) */
|
2007-10-29 02:42:18 +03:00
|
|
|
default:
|
2009-05-08 05:35:15 +04:00
|
|
|
hw_error("Bus model not supported on mac99 machine\n");
|
2007-10-29 02:42:18 +03:00
|
|
|
exit(1);
|
2005-06-05 19:11:17 +04:00
|
|
|
}
|
2007-10-29 02:42:18 +03:00
|
|
|
}
|
2012-12-08 08:17:14 +04:00
|
|
|
|
2014-08-15 12:15:10 +04:00
|
|
|
pic = g_new0(qemu_irq, 64);
|
2012-12-08 08:17:14 +04:00
|
|
|
|
2013-06-18 05:58:07 +04:00
|
|
|
dev = qdev_create(NULL, TYPE_OPENPIC);
|
2012-12-08 08:17:14 +04:00
|
|
|
qdev_prop_set_uint32(dev, "model", OPENPIC_MODEL_RAVEN);
|
|
|
|
qdev_init_nofail(dev);
|
2013-01-20 05:47:33 +04:00
|
|
|
s = SYS_BUS_DEVICE(dev);
|
2012-12-08 08:17:14 +04:00
|
|
|
pic_mem = s->mmio[0].memory;
|
|
|
|
k = 0;
|
|
|
|
for (i = 0; i < smp_cpus; i++) {
|
|
|
|
for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
|
|
|
|
sysbus_connect_irq(s, k++, openpic_irqs[i][j]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < 64; i++) {
|
|
|
|
pic[i] = qdev_get_gpio_in(dev, i);
|
|
|
|
}
|
|
|
|
|
2010-02-09 19:37:02 +03:00
|
|
|
if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
|
|
|
|
/* 970 gets a U3 bus */
|
2011-08-08 17:09:04 +04:00
|
|
|
pci_bus = pci_pmac_u3_init(pic, get_system_memory(), get_system_io());
|
2010-02-09 19:37:02 +03:00
|
|
|
machine_arch = ARCH_MAC99_U3;
|
2015-03-23 20:05:28 +03:00
|
|
|
machine->usb |= defaults_enabled() && !machine->usb_disabled;
|
2010-02-09 19:37:02 +03:00
|
|
|
} else {
|
2011-08-08 17:09:04 +04:00
|
|
|
pci_bus = pci_pmac_init(pic, get_system_memory(), get_system_io());
|
2010-02-09 19:37:02 +03:00
|
|
|
machine_arch = ARCH_MAC99;
|
|
|
|
}
|
2014-07-14 00:29:02 +04:00
|
|
|
|
|
|
|
/* Timebase Frequency */
|
|
|
|
if (kvm_enabled()) {
|
|
|
|
tbfreq = kvmppc_get_tbfreq();
|
|
|
|
} else {
|
|
|
|
tbfreq = TBFREQ;
|
|
|
|
}
|
|
|
|
|
2007-10-29 02:42:18 +03:00
|
|
|
/* init basic PC hardware */
|
2011-09-30 17:29:12 +04:00
|
|
|
escc_mem = escc_init(0, pic[0x25], pic[0x24],
|
2011-08-08 17:09:17 +04:00
|
|
|
serial_hds[0], serial_hds[1], ESCC_CLOCK, 4);
|
2013-06-06 13:41:28 +04:00
|
|
|
memory_region_init_alias(escc_bar, NULL, "escc-bar",
|
2011-08-24 22:37:05 +04:00
|
|
|
escc_mem, 0, memory_region_size(escc_mem));
|
2009-01-13 22:47:10 +03:00
|
|
|
|
2013-01-24 03:03:57 +04:00
|
|
|
macio = pci_create(pci_bus, -1, TYPE_NEWWORLD_MACIO);
|
2013-01-24 03:04:01 +04:00
|
|
|
dev = DEVICE(macio);
|
2013-01-24 03:04:02 +04:00
|
|
|
qdev_connect_gpio_out(dev, 0, pic[0x19]); /* CUDA */
|
|
|
|
qdev_connect_gpio_out(dev, 1, pic[0x0d]); /* IDE */
|
|
|
|
qdev_connect_gpio_out(dev, 2, pic[0x02]); /* IDE DMA */
|
|
|
|
qdev_connect_gpio_out(dev, 3, pic[0x0e]); /* IDE */
|
2013-02-21 11:34:10 +04:00
|
|
|
qdev_connect_gpio_out(dev, 4, pic[0x03]); /* IDE DMA */
|
2014-07-14 00:31:53 +04:00
|
|
|
qdev_prop_set_uint64(dev, "frequency", tbfreq);
|
2013-01-24 03:04:02 +04:00
|
|
|
macio_init(macio, pic_mem, escc_bar);
|
2013-01-24 03:04:01 +04:00
|
|
|
|
|
|
|
/* We only emulate 2 out of 3 IDE controllers for now */
|
2014-10-01 22:19:27 +04:00
|
|
|
ide_drive_get(hd, ARRAY_SIZE(hd));
|
2014-06-24 02:03:48 +04:00
|
|
|
|
2013-01-24 03:04:01 +04:00
|
|
|
macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
|
|
|
|
"ide[0]"));
|
|
|
|
macio_ide_init_drives(macio_ide, hd);
|
|
|
|
|
|
|
|
macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
|
|
|
|
"ide[1]"));
|
|
|
|
macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
|
2006-05-21 20:30:15 +04:00
|
|
|
|
2013-01-24 03:04:05 +04:00
|
|
|
dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda"));
|
|
|
|
adb_bus = qdev_get_child_bus(dev, "adb.0");
|
|
|
|
dev = qdev_create(adb_bus, TYPE_ADB_KEYBOARD);
|
2013-01-24 03:04:04 +04:00
|
|
|
qdev_init_nofail(dev);
|
2013-01-24 03:04:05 +04:00
|
|
|
dev = qdev_create(adb_bus, TYPE_ADB_MOUSE);
|
2013-01-24 03:04:04 +04:00
|
|
|
qdev_init_nofail(dev);
|
2013-01-24 03:04:02 +04:00
|
|
|
|
2015-01-06 16:29:17 +03:00
|
|
|
if (machine->usb) {
|
2012-03-07 18:06:32 +04:00
|
|
|
pci_create_simple(pci_bus, -1, "pci-ohci");
|
2015-02-04 15:28:14 +03:00
|
|
|
|
2012-09-02 23:25:28 +04:00
|
|
|
/* U3 needs to use USB for input because Linux doesn't support via-cuda
|
|
|
|
on PPC64 */
|
|
|
|
if (machine_arch == ARCH_MAC99_U3) {
|
2015-02-04 15:28:14 +03:00
|
|
|
USBBus *usb_bus = usb_bus_find(-1);
|
|
|
|
|
|
|
|
usb_create_simple(usb_bus, "usb-kbd");
|
|
|
|
usb_create_simple(usb_bus, "usb-mouse");
|
2012-09-02 23:25:28 +04:00
|
|
|
}
|
2010-02-09 19:37:08 +03:00
|
|
|
}
|
|
|
|
|
2014-06-24 02:03:48 +04:00
|
|
|
pci_vga_init(pci_bus);
|
|
|
|
|
|
|
|
if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8) {
|
2004-06-21 20:55:53 +04:00
|
|
|
graphic_depth = 15;
|
2014-06-24 02:03:48 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < nb_nics; i++) {
|
|
|
|
pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
|
|
|
|
}
|
2009-02-08 19:01:01 +03:00
|
|
|
|
2007-10-29 02:42:18 +03:00
|
|
|
/* The NewWorld NVRAM is not located in the MacIO device */
|
2014-07-11 05:24:39 +04:00
|
|
|
#ifdef CONFIG_KVM
|
|
|
|
if (kvm_enabled() && getpagesize() > 4096) {
|
|
|
|
/* We can't combine read-write and read-only in a single page, so
|
|
|
|
move the NVRAM out of ROM again for KVM */
|
|
|
|
nvram_addr = 0xFFE00000;
|
|
|
|
}
|
|
|
|
#endif
|
2013-01-24 03:04:00 +04:00
|
|
|
dev = qdev_create(NULL, TYPE_MACIO_NVRAM);
|
|
|
|
qdev_prop_set_uint32(dev, "size", 0x2000);
|
|
|
|
qdev_prop_set_uint32(dev, "it_shift", 1);
|
|
|
|
qdev_init_nofail(dev);
|
2014-07-11 05:24:39 +04:00
|
|
|
sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, nvram_addr);
|
2013-01-24 03:04:00 +04:00
|
|
|
nvr = MACIO_NVRAM(dev);
|
2007-10-29 02:42:18 +03:00
|
|
|
pmac_format_nvram_partition(nvr, 0x2000);
|
2004-06-21 20:55:53 +04:00
|
|
|
/* No PCI init: the BIOS will do it */
|
2005-06-05 19:11:17 +04:00
|
|
|
|
2014-12-22 15:11:36 +03:00
|
|
|
fw_cfg = fw_cfg_init_mem(CFG_ADDR, CFG_ADDR + 2);
|
2013-01-23 00:25:03 +04:00
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
|
2009-02-08 18:59:36 +03:00
|
|
|
fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
|
2010-02-09 19:37:02 +03:00
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
|
2009-03-08 12:51:29 +03:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
|
|
|
|
if (kernel_cmdline) {
|
2011-06-16 01:27:19 +04:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
|
|
|
|
pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline);
|
2009-03-08 12:51:29 +03:00
|
|
|
} else {
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
|
|
|
|
}
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
|
2009-08-08 14:47:15 +04:00
|
|
|
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
|
|
|
|
|
2010-08-03 17:22:42 +04:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
|
2010-02-09 19:37:05 +03:00
|
|
|
if (kvm_enabled()) {
|
|
|
|
#ifdef CONFIG_KVM
|
2010-08-03 17:22:42 +04:00
|
|
|
uint8_t *hypercall;
|
|
|
|
|
2011-08-21 07:09:37 +04:00
|
|
|
hypercall = g_malloc(16);
|
2010-08-03 17:22:42 +04:00
|
|
|
kvmppc_get_hypercall(env, hypercall, 16);
|
|
|
|
fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
|
2010-02-09 19:37:05 +03:00
|
|
|
#endif
|
|
|
|
}
|
2014-07-14 00:29:02 +04:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, tbfreq);
|
2013-06-23 02:22:50 +04:00
|
|
|
/* Mac OS X requires a "known good" clock-frequency value; pass it one. */
|
2014-04-17 21:04:44 +04:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ);
|
2014-07-11 05:24:39 +04:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_NVRAM_ADDR, nvram_addr);
|
2010-02-09 19:37:05 +03:00
|
|
|
|
2009-03-08 12:51:29 +03:00
|
|
|
qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
|
2007-11-24 05:56:36 +03:00
|
|
|
}
|
2005-06-05 19:11:17 +04:00
|
|
|
|
2014-07-24 12:46:47 +04:00
|
|
|
static int core99_kvm_type(const char *arg)
|
|
|
|
{
|
|
|
|
/* Always force PR KVM */
|
|
|
|
return 2;
|
|
|
|
}
|
|
|
|
|
2015-01-06 16:29:15 +03:00
|
|
|
static void core99_machine_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
MachineClass *mc = MACHINE_CLASS(oc);
|
|
|
|
|
|
|
|
mc->name = "mac99";
|
|
|
|
mc->desc = "Mac99 based PowerMAC";
|
|
|
|
mc->init = ppc_core99_init;
|
|
|
|
mc->max_cpus = MAX_CPUS;
|
|
|
|
mc->default_boot_order = "cd";
|
|
|
|
mc->kvm_type = core99_kvm_type;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo core99_machine_info = {
|
|
|
|
.name = "mac99-machine",
|
|
|
|
.parent = TYPE_MACHINE,
|
|
|
|
.class_init = core99_machine_class_init,
|
2005-06-05 19:11:17 +04:00
|
|
|
};
|
2009-05-21 03:38:09 +04:00
|
|
|
|
2015-01-06 16:29:15 +03:00
|
|
|
static void mac_machine_register_types(void)
|
2009-05-21 03:38:09 +04:00
|
|
|
{
|
2015-01-06 16:29:15 +03:00
|
|
|
type_register_static(&core99_machine_info);
|
2009-05-21 03:38:09 +04:00
|
|
|
}
|
|
|
|
|
2015-01-06 16:29:15 +03:00
|
|
|
type_init(mac_machine_register_types)
|