2005-03-13 12:43:36 +03:00
|
|
|
/*
|
2006-09-03 20:09:07 +04:00
|
|
|
* QEMU ESP/NCR53C9x emulation
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2006-03-11 19:29:14 +03:00
|
|
|
* Copyright (c) 2005-2006 Fabrice Bellard
|
2012-07-09 14:02:31 +04:00
|
|
|
* Copyright (c) 2012 Herve Poussineau
|
2024-01-12 15:54:20 +03:00
|
|
|
* Copyright (c) 2023 Mark Cave-Ayland
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2005-03-13 12:43:36 +03:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2008-04-09 20:32:48 +04:00
|
|
|
|
2016-01-26 21:17:16 +03:00
|
|
|
#include "qemu/osdep.h"
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/sysbus.h"
|
2019-08-12 08:23:45 +03:00
|
|
|
#include "migration/vmstate.h"
|
2019-08-12 08:23:42 +03:00
|
|
|
#include "hw/irq.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/scsi/esp.h"
|
2011-09-11 19:54:18 +04:00
|
|
|
#include "trace.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/log.h"
|
2019-05-23 17:35:07 +03:00
|
|
|
#include "qemu/module.h"
|
2005-03-13 12:43:36 +03:00
|
|
|
|
2006-09-03 20:09:07 +04:00
|
|
|
/*
|
2007-12-01 17:51:23 +03:00
|
|
|
* On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
|
|
|
|
* also produced as NCR89C100. See
|
2006-09-03 20:09:07 +04:00
|
|
|
* http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
|
|
|
|
* and
|
|
|
|
* http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
|
2019-10-26 19:45:38 +03:00
|
|
|
*
|
|
|
|
* On Macintosh Quadra it is a NCR53C96.
|
2006-09-03 20:09:07 +04:00
|
|
|
*/
|
|
|
|
|
2008-04-24 21:20:25 +04:00
|
|
|
static void esp_raise_irq(ESPState *s)
|
|
|
|
{
|
|
|
|
if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
|
|
|
|
s->rregs[ESP_RSTAT] |= STAT_INT;
|
|
|
|
qemu_irq_raise(s->irq);
|
2011-09-11 19:54:18 +04:00
|
|
|
trace_esp_raise_irq();
|
2008-04-24 21:20:25 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_lower_irq(ESPState *s)
|
|
|
|
{
|
|
|
|
if (s->rregs[ESP_RSTAT] & STAT_INT) {
|
|
|
|
s->rregs[ESP_RSTAT] &= ~STAT_INT;
|
|
|
|
qemu_irq_lower(s->irq);
|
2011-09-11 19:54:18 +04:00
|
|
|
trace_esp_lower_irq();
|
2008-04-24 21:20:25 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-10-26 19:45:38 +03:00
|
|
|
static void esp_raise_drq(ESPState *s)
|
|
|
|
{
|
2024-01-12 15:54:18 +03:00
|
|
|
if (!(s->drq_state)) {
|
|
|
|
qemu_irq_raise(s->drq_irq);
|
|
|
|
trace_esp_raise_drq();
|
|
|
|
s->drq_state = true;
|
|
|
|
}
|
2019-10-26 19:45:38 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_lower_drq(ESPState *s)
|
|
|
|
{
|
2024-01-12 15:54:18 +03:00
|
|
|
if (s->drq_state) {
|
|
|
|
qemu_irq_lower(s->drq_irq);
|
|
|
|
trace_esp_lower_drq();
|
|
|
|
s->drq_state = false;
|
|
|
|
}
|
2019-10-26 19:45:38 +03:00
|
|
|
}
|
|
|
|
|
2012-08-04 23:10:03 +04:00
|
|
|
void esp_dma_enable(ESPState *s, int irq, int level)
|
2010-09-11 20:38:33 +04:00
|
|
|
{
|
|
|
|
if (level) {
|
|
|
|
s->dma_enabled = 1;
|
2011-09-11 19:54:18 +04:00
|
|
|
trace_esp_dma_enable();
|
2010-09-11 20:38:33 +04:00
|
|
|
if (s->dma_cb) {
|
|
|
|
s->dma_cb(s);
|
|
|
|
s->dma_cb = NULL;
|
|
|
|
}
|
|
|
|
} else {
|
2011-09-11 19:54:18 +04:00
|
|
|
trace_esp_dma_disable();
|
2010-09-11 20:38:33 +04:00
|
|
|
s->dma_enabled = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-04 23:10:03 +04:00
|
|
|
void esp_request_cancelled(SCSIRequest *req)
|
2011-04-19 00:53:08 +04:00
|
|
|
{
|
2012-07-09 14:02:27 +04:00
|
|
|
ESPState *s = req->hba_private;
|
2011-04-19 00:53:08 +04:00
|
|
|
|
|
|
|
if (req == s->current_req) {
|
|
|
|
scsi_req_unref(s->current_req);
|
|
|
|
s->current_req = NULL;
|
|
|
|
s->current_dev = NULL;
|
2021-04-07 22:57:59 +03:00
|
|
|
s->async_len = 0;
|
2011-04-19 00:53:08 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2024-03-24 22:16:54 +03:00
|
|
|
static void esp_fifo_push(ESPState *s, uint8_t val)
|
2021-03-05 01:10:59 +03:00
|
|
|
{
|
2024-03-24 22:16:54 +03:00
|
|
|
if (fifo8_num_used(&s->fifo) == s->fifo.capacity) {
|
2021-03-05 01:10:59 +03:00
|
|
|
trace_esp_error_fifo_overrun();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2024-03-24 22:16:54 +03:00
|
|
|
fifo8_push(&s->fifo, val);
|
2021-03-05 01:10:59 +03:00
|
|
|
}
|
|
|
|
|
2021-04-07 22:57:53 +03:00
|
|
|
static uint8_t esp_fifo_pop(Fifo8 *fifo)
|
2021-03-05 01:11:00 +03:00
|
|
|
{
|
2021-04-07 22:57:53 +03:00
|
|
|
if (fifo8_is_empty(fifo)) {
|
2021-03-05 01:11:00 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2021-04-07 22:57:53 +03:00
|
|
|
return fifo8_pop(fifo);
|
2021-03-05 01:11:00 +03:00
|
|
|
}
|
|
|
|
|
2024-03-24 22:16:50 +03:00
|
|
|
static uint32_t esp_fifo8_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
|
2021-04-07 22:57:54 +03:00
|
|
|
{
|
|
|
|
const uint8_t *buf;
|
2024-01-12 15:52:55 +03:00
|
|
|
uint32_t n, n2;
|
|
|
|
int len;
|
2021-04-07 22:57:54 +03:00
|
|
|
|
|
|
|
if (maxlen == 0) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:52:55 +03:00
|
|
|
len = maxlen;
|
|
|
|
buf = fifo8_pop_buf(fifo, len, &n);
|
2021-04-07 22:57:54 +03:00
|
|
|
if (dest) {
|
|
|
|
memcpy(dest, buf, n);
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:52:55 +03:00
|
|
|
/* Add FIFO wraparound if needed */
|
|
|
|
len -= n;
|
|
|
|
len = MIN(len, fifo8_num_used(fifo));
|
|
|
|
if (len) {
|
|
|
|
buf = fifo8_pop_buf(fifo, len, &n2);
|
|
|
|
if (dest) {
|
|
|
|
memcpy(&dest[n], buf, n2);
|
|
|
|
}
|
|
|
|
n += n2;
|
|
|
|
}
|
|
|
|
|
2021-04-07 22:57:54 +03:00
|
|
|
return n;
|
|
|
|
}
|
|
|
|
|
2024-03-24 22:16:50 +03:00
|
|
|
static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
|
|
|
|
{
|
|
|
|
return esp_fifo8_pop_buf(fifo, dest, maxlen);
|
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:30 +03:00
|
|
|
static uint32_t esp_get_tc(ESPState *s)
|
|
|
|
{
|
|
|
|
uint32_t dmalen;
|
|
|
|
|
|
|
|
dmalen = s->rregs[ESP_TCLO];
|
|
|
|
dmalen |= s->rregs[ESP_TCMID] << 8;
|
|
|
|
dmalen |= s->rregs[ESP_TCHI] << 16;
|
|
|
|
|
|
|
|
return dmalen;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_set_tc(ESPState *s, uint32_t dmalen)
|
|
|
|
{
|
2024-01-12 15:52:58 +03:00
|
|
|
uint32_t old_tc = esp_get_tc(s);
|
|
|
|
|
2021-03-05 01:10:30 +03:00
|
|
|
s->rregs[ESP_TCLO] = dmalen;
|
|
|
|
s->rregs[ESP_TCMID] = dmalen >> 8;
|
|
|
|
s->rregs[ESP_TCHI] = dmalen >> 16;
|
2024-01-12 15:52:58 +03:00
|
|
|
|
|
|
|
if (old_tc && dmalen == 0) {
|
|
|
|
s->rregs[ESP_RSTAT] |= STAT_TC;
|
|
|
|
}
|
2021-03-05 01:10:30 +03:00
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:31 +03:00
|
|
|
static uint32_t esp_get_stc(ESPState *s)
|
|
|
|
{
|
|
|
|
uint32_t dmalen;
|
|
|
|
|
|
|
|
dmalen = s->wregs[ESP_TCLO];
|
|
|
|
dmalen |= s->wregs[ESP_TCMID] << 8;
|
|
|
|
dmalen |= s->wregs[ESP_TCHI] << 16;
|
|
|
|
|
|
|
|
return dmalen;
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:06 +03:00
|
|
|
static const char *esp_phase_names[8] = {
|
|
|
|
"DATA OUT", "DATA IN", "COMMAND", "STATUS",
|
|
|
|
"(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN"
|
|
|
|
};
|
|
|
|
|
|
|
|
static void esp_set_phase(ESPState *s, uint8_t phase)
|
|
|
|
{
|
|
|
|
s->rregs[ESP_RSTAT] &= ~7;
|
|
|
|
s->rregs[ESP_RSTAT] |= phase;
|
|
|
|
|
|
|
|
trace_esp_set_phase(esp_phase_names[phase]);
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:29 +03:00
|
|
|
static uint8_t esp_get_phase(ESPState *s)
|
|
|
|
{
|
|
|
|
return s->rregs[ESP_RSTAT] & 7;
|
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:36 +03:00
|
|
|
static uint8_t esp_pdma_read(ESPState *s)
|
|
|
|
{
|
2021-03-05 01:10:38 +03:00
|
|
|
uint8_t val;
|
|
|
|
|
2024-01-12 15:53:03 +03:00
|
|
|
val = esp_fifo_pop(&s->fifo);
|
2021-03-05 01:10:38 +03:00
|
|
|
return val;
|
2021-03-05 01:10:36 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_pdma_write(ESPState *s, uint8_t val)
|
|
|
|
{
|
2021-03-05 01:10:38 +03:00
|
|
|
uint32_t dmalen = esp_get_tc(s);
|
|
|
|
|
2021-03-05 01:10:45 +03:00
|
|
|
if (dmalen == 0) {
|
2021-03-05 01:10:38 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2024-03-24 22:16:54 +03:00
|
|
|
esp_fifo_push(s, val);
|
2021-03-05 01:10:38 +03:00
|
|
|
|
|
|
|
dmalen--;
|
|
|
|
esp_set_tc(s, dmalen);
|
2021-03-05 01:10:36 +03:00
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:47 +03:00
|
|
|
static int esp_select(ESPState *s)
|
2019-10-26 19:45:37 +03:00
|
|
|
{
|
|
|
|
int target;
|
|
|
|
|
|
|
|
target = s->wregs[ESP_WBUSID] & BUSID_DID;
|
|
|
|
|
|
|
|
s->ti_size = 0;
|
2024-01-12 15:54:07 +03:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_0;
|
2019-10-26 19:45:37 +03:00
|
|
|
|
2024-01-12 15:52:54 +03:00
|
|
|
if (s->current_req) {
|
|
|
|
/* Started a new command before the old one finished. Cancel it. */
|
|
|
|
scsi_req_cancel(s->current_req);
|
|
|
|
}
|
|
|
|
|
2019-10-26 19:45:37 +03:00
|
|
|
s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
|
|
|
|
if (!s->current_dev) {
|
|
|
|
/* No such drive */
|
|
|
|
s->rregs[ESP_RSTAT] = 0;
|
2021-05-19 00:25:10 +03:00
|
|
|
s->rregs[ESP_RINTR] = INTR_DC;
|
2019-10-26 19:45:37 +03:00
|
|
|
esp_raise_irq(s);
|
|
|
|
return -1;
|
|
|
|
}
|
2021-03-05 01:10:54 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Note that we deliberately don't raise the IRQ here: this will be done
|
2024-01-12 15:53:52 +03:00
|
|
|
* either in esp_transfer_data() or esp_command_complete()
|
2021-03-05 01:10:54 +03:00
|
|
|
*/
|
2019-10-26 19:45:37 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:41 +03:00
|
|
|
static void esp_do_dma(ESPState *s);
|
|
|
|
static void esp_do_nodma(ESPState *s);
|
|
|
|
|
2021-06-11 14:38:58 +03:00
|
|
|
static void do_command_phase(ESPState *s)
|
2006-06-03 18:19:19 +04:00
|
|
|
{
|
2021-04-07 22:57:54 +03:00
|
|
|
uint32_t cmdlen;
|
2006-06-03 18:19:19 +04:00
|
|
|
int32_t datalen;
|
2011-07-28 20:02:13 +04:00
|
|
|
SCSIDevice *current_lun;
|
2021-04-07 22:57:54 +03:00
|
|
|
uint8_t buf[ESP_CMDFIFO_SZ];
|
2006-06-03 18:19:19 +04:00
|
|
|
|
2021-06-11 14:38:58 +03:00
|
|
|
trace_esp_do_command_phase(s->lun);
|
2021-03-05 01:11:00 +03:00
|
|
|
cmdlen = fifo8_num_used(&s->cmdfifo);
|
2021-04-07 22:57:55 +03:00
|
|
|
if (!cmdlen || !s->current_dev) {
|
|
|
|
return;
|
|
|
|
}
|
2024-03-24 22:16:51 +03:00
|
|
|
esp_fifo8_pop_buf(&s->cmdfifo, buf, cmdlen);
|
2021-03-05 01:11:00 +03:00
|
|
|
|
2021-06-11 14:38:58 +03:00
|
|
|
current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
|
2023-12-29 18:26:47 +03:00
|
|
|
if (!current_lun) {
|
|
|
|
/* No such drive */
|
|
|
|
s->rregs[ESP_RSTAT] = 0;
|
|
|
|
s->rregs[ESP_RINTR] = INTR_DC;
|
|
|
|
s->rregs[ESP_RSEQ] = SEQ_0;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2022-08-17 08:34:58 +03:00
|
|
|
s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
|
2011-08-03 12:49:10 +04:00
|
|
|
datalen = scsi_req_enqueue(s->current_req);
|
2006-09-03 20:09:07 +04:00
|
|
|
s->ti_size = datalen;
|
2021-03-05 01:11:00 +03:00
|
|
|
fifo8_reset(&s->cmdfifo);
|
2024-01-12 15:53:52 +03:00
|
|
|
s->data_ready = false;
|
2006-09-03 20:09:07 +04:00
|
|
|
if (datalen != 0) {
|
2024-01-12 15:53:52 +03:00
|
|
|
/*
|
|
|
|
* Switch to DATA phase but wait until initial data xfer is
|
|
|
|
* complete before raising the command completion interrupt
|
|
|
|
*/
|
2006-05-26 03:58:51 +04:00
|
|
|
if (datalen > 0) {
|
2024-01-12 15:53:06 +03:00
|
|
|
esp_set_phase(s, STAT_DI);
|
2006-05-26 03:58:51 +04:00
|
|
|
} else {
|
2024-01-12 15:53:06 +03:00
|
|
|
esp_set_phase(s, STAT_DO);
|
2005-12-05 23:30:36 +03:00
|
|
|
}
|
2011-04-18 17:28:11 +04:00
|
|
|
scsi_req_continue(s->current_req);
|
2021-03-05 01:10:54 +03:00
|
|
|
return;
|
2005-04-07 00:31:50 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-06-11 14:38:58 +03:00
|
|
|
static void do_message_phase(ESPState *s)
|
2009-09-05 10:24:47 +04:00
|
|
|
{
|
2021-06-11 14:38:58 +03:00
|
|
|
if (s->cmdfifo_cdb_offset) {
|
2024-03-24 22:16:53 +03:00
|
|
|
uint8_t message = fifo8_is_empty(&s->cmdfifo) ? 0 :
|
|
|
|
fifo8_pop(&s->cmdfifo);
|
2021-03-05 01:11:00 +03:00
|
|
|
|
2021-06-11 14:38:58 +03:00
|
|
|
trace_esp_do_identify(message);
|
|
|
|
s->lun = message & 7;
|
|
|
|
s->cmdfifo_cdb_offset--;
|
|
|
|
}
|
2009-09-05 10:24:47 +04:00
|
|
|
|
2021-03-05 01:10:58 +03:00
|
|
|
/* Ignore extended messages for now */
|
2021-03-05 01:11:00 +03:00
|
|
|
if (s->cmdfifo_cdb_offset) {
|
2021-06-11 14:38:58 +03:00
|
|
|
int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
|
2024-03-24 22:16:52 +03:00
|
|
|
esp_fifo8_pop_buf(&s->cmdfifo, NULL, len);
|
2021-03-05 01:11:00 +03:00
|
|
|
s->cmdfifo_cdb_offset = 0;
|
|
|
|
}
|
2021-06-11 14:38:58 +03:00
|
|
|
}
|
2021-03-05 01:11:00 +03:00
|
|
|
|
2021-06-11 14:38:58 +03:00
|
|
|
static void do_cmd(ESPState *s)
|
|
|
|
{
|
|
|
|
do_message_phase(s);
|
|
|
|
assert(s->cmdfifo_cdb_offset == 0);
|
|
|
|
do_command_phase(s);
|
2009-09-05 10:24:47 +04:00
|
|
|
}
|
|
|
|
|
2006-06-03 18:19:19 +04:00
|
|
|
static void handle_satn(ESPState *s)
|
|
|
|
{
|
2012-07-09 14:02:22 +04:00
|
|
|
if (s->dma && !s->dma_enabled) {
|
2010-09-11 20:38:33 +04:00
|
|
|
s->dma_cb = handle_satn;
|
|
|
|
return;
|
|
|
|
}
|
2024-01-12 15:53:48 +03:00
|
|
|
|
2024-01-12 15:52:57 +03:00
|
|
|
if (esp_select(s) < 0) {
|
|
|
|
return;
|
|
|
|
}
|
2024-01-12 15:53:41 +03:00
|
|
|
|
|
|
|
esp_set_phase(s, STAT_MO);
|
|
|
|
|
|
|
|
if (s->dma) {
|
|
|
|
esp_do_dma(s);
|
|
|
|
} else {
|
2024-01-12 15:53:59 +03:00
|
|
|
esp_do_nodma(s);
|
2021-03-05 01:10:22 +03:00
|
|
|
}
|
2006-06-03 18:19:19 +04:00
|
|
|
}
|
|
|
|
|
2009-09-05 10:24:47 +04:00
|
|
|
static void handle_s_without_atn(ESPState *s)
|
|
|
|
{
|
2012-07-09 14:02:22 +04:00
|
|
|
if (s->dma && !s->dma_enabled) {
|
2010-09-11 20:38:33 +04:00
|
|
|
s->dma_cb = handle_s_without_atn;
|
|
|
|
return;
|
|
|
|
}
|
2024-01-12 15:53:48 +03:00
|
|
|
|
2024-01-12 15:52:57 +03:00
|
|
|
if (esp_select(s) < 0) {
|
|
|
|
return;
|
|
|
|
}
|
2024-01-12 15:53:43 +03:00
|
|
|
|
|
|
|
esp_set_phase(s, STAT_CD);
|
|
|
|
s->cmdfifo_cdb_offset = 0;
|
|
|
|
|
|
|
|
if (s->dma) {
|
|
|
|
esp_do_dma(s);
|
|
|
|
} else {
|
2024-01-12 15:53:59 +03:00
|
|
|
esp_do_nodma(s);
|
2009-09-05 10:24:47 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-06-03 18:19:19 +04:00
|
|
|
static void handle_satn_stop(ESPState *s)
|
|
|
|
{
|
2012-07-09 14:02:22 +04:00
|
|
|
if (s->dma && !s->dma_enabled) {
|
2010-09-11 20:38:33 +04:00
|
|
|
s->dma_cb = handle_satn_stop;
|
|
|
|
return;
|
|
|
|
}
|
2024-01-12 15:53:48 +03:00
|
|
|
|
2024-01-12 15:52:57 +03:00
|
|
|
if (esp_select(s) < 0) {
|
|
|
|
return;
|
|
|
|
}
|
2024-01-12 15:53:44 +03:00
|
|
|
|
|
|
|
esp_set_phase(s, STAT_MO);
|
2024-01-12 15:53:58 +03:00
|
|
|
s->cmdfifo_cdb_offset = 0;
|
2024-01-12 15:53:44 +03:00
|
|
|
|
|
|
|
if (s->dma) {
|
|
|
|
esp_do_dma(s);
|
|
|
|
} else {
|
2024-01-12 15:53:59 +03:00
|
|
|
esp_do_nodma(s);
|
2006-06-03 18:19:19 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:54:16 +03:00
|
|
|
static void handle_pad(ESPState *s)
|
|
|
|
{
|
|
|
|
if (s->dma) {
|
|
|
|
esp_do_dma(s);
|
|
|
|
} else {
|
|
|
|
esp_do_nodma(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-05-27 01:53:41 +04:00
|
|
|
static void write_response(ESPState *s)
|
2005-04-07 00:31:50 +04:00
|
|
|
{
|
2011-09-11 19:54:18 +04:00
|
|
|
trace_esp_write_response(s->status);
|
2021-03-05 01:10:59 +03:00
|
|
|
|
2005-10-30 20:24:05 +03:00
|
|
|
if (s->dma) {
|
2024-01-12 15:53:46 +03:00
|
|
|
esp_do_dma(s);
|
2005-10-30 20:24:05 +03:00
|
|
|
} else {
|
2024-01-12 15:54:00 +03:00
|
|
|
esp_do_nodma(s);
|
2005-10-30 20:24:05 +03:00
|
|
|
}
|
2005-04-07 00:31:50 +04:00
|
|
|
}
|
2005-10-30 20:24:05 +03:00
|
|
|
|
2024-01-12 15:53:58 +03:00
|
|
|
static int esp_cdb_length(ESPState *s)
|
|
|
|
{
|
|
|
|
const uint8_t *pbuf;
|
|
|
|
int cmdlen, len;
|
|
|
|
|
|
|
|
cmdlen = fifo8_num_used(&s->cmdfifo);
|
|
|
|
if (cmdlen < s->cmdfifo_cdb_offset) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
pbuf = fifo8_peek_buf(&s->cmdfifo, cmdlen, NULL);
|
|
|
|
len = scsi_cdb_length((uint8_t *)&pbuf[s->cmdfifo_cdb_offset]);
|
|
|
|
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:23 +03:00
|
|
|
static void esp_dma_ti_check(ESPState *s)
|
2006-08-29 08:52:16 +04:00
|
|
|
{
|
2024-01-12 15:53:22 +03:00
|
|
|
if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) {
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
esp_lower_drq(s);
|
|
|
|
}
|
2006-08-29 08:52:16 +04:00
|
|
|
}
|
|
|
|
|
2006-08-12 05:04:27 +04:00
|
|
|
static void esp_do_dma(ESPState *s)
|
|
|
|
{
|
2021-03-05 01:11:00 +03:00
|
|
|
uint32_t len, cmdlen;
|
|
|
|
uint8_t buf[ESP_CMDFIFO_SZ];
|
2006-08-29 08:52:16 +04:00
|
|
|
|
2021-03-05 01:10:34 +03:00
|
|
|
len = esp_get_tc(s);
|
2024-01-12 15:53:33 +03:00
|
|
|
|
|
|
|
switch (esp_get_phase(s)) {
|
|
|
|
case STAT_MO:
|
2024-01-12 15:53:38 +03:00
|
|
|
if (s->dma_memory_read) {
|
|
|
|
len = MIN(len, fifo8_num_free(&s->cmdfifo));
|
|
|
|
s->dma_memory_read(s->dma_opaque, buf, len);
|
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
|
|
|
} else {
|
2024-01-12 15:54:12 +03:00
|
|
|
len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
|
|
|
|
len = MIN(fifo8_num_free(&s->cmdfifo), len);
|
|
|
|
esp_raise_drq(s);
|
2024-01-12 15:53:38 +03:00
|
|
|
}
|
|
|
|
|
2024-01-12 15:54:12 +03:00
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
|
|
|
s->cmdfifo_cdb_offset += len;
|
2024-01-12 15:53:38 +03:00
|
|
|
|
2024-01-12 15:53:41 +03:00
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_SELATN | CMD_DMA:
|
|
|
|
if (fifo8_num_used(&s->cmdfifo) >= 1) {
|
|
|
|
/* First byte received, switch to command phase */
|
|
|
|
esp_set_phase(s, STAT_CD);
|
2024-01-12 15:54:07 +03:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
2024-01-12 15:53:41 +03:00
|
|
|
s->cmdfifo_cdb_offset = 1;
|
|
|
|
|
|
|
|
if (fifo8_num_used(&s->cmdfifo) > 1) {
|
|
|
|
/* Process any additional command phase data */
|
|
|
|
esp_do_dma(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
2024-01-12 15:53:44 +03:00
|
|
|
case CMD_SELATNS | CMD_DMA:
|
|
|
|
if (fifo8_num_used(&s->cmdfifo) == 1) {
|
|
|
|
/* First byte received, stop in message out phase */
|
2024-01-12 15:54:07 +03:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_MO;
|
2024-01-12 15:53:44 +03:00
|
|
|
s->cmdfifo_cdb_offset = 1;
|
|
|
|
|
|
|
|
/* Raise command completion interrupt */
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
2024-01-12 15:53:42 +03:00
|
|
|
case CMD_TI | CMD_DMA:
|
|
|
|
/* ATN remains asserted until TC == 0 */
|
|
|
|
if (esp_get_tc(s) == 0) {
|
|
|
|
esp_set_phase(s, STAT_CD);
|
2024-01-12 15:53:54 +03:00
|
|
|
s->rregs[ESP_CMD] = 0;
|
2024-01-12 15:53:42 +03:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
break;
|
2024-01-12 15:53:38 +03:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
2024-01-12 15:53:33 +03:00
|
|
|
case STAT_CD:
|
2021-03-05 01:11:00 +03:00
|
|
|
cmdlen = fifo8_num_used(&s->cmdfifo);
|
|
|
|
trace_esp_do_dma(cmdlen, len);
|
2019-10-26 19:45:38 +03:00
|
|
|
if (s->dma_memory_read) {
|
2021-04-07 22:57:58 +03:00
|
|
|
len = MIN(len, fifo8_num_free(&s->cmdfifo));
|
2021-03-05 01:11:00 +03:00
|
|
|
s->dma_memory_read(s->dma_opaque, buf, len);
|
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
2024-01-12 15:53:05 +03:00
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
2019-10-26 19:45:38 +03:00
|
|
|
} else {
|
2024-01-12 15:54:13 +03:00
|
|
|
len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
|
|
|
|
len = MIN(fifo8_num_free(&s->cmdfifo), len);
|
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
2019-10-26 19:45:38 +03:00
|
|
|
esp_raise_drq(s);
|
|
|
|
}
|
2021-03-05 01:11:00 +03:00
|
|
|
trace_esp_handle_ti_cmd(cmdlen);
|
2019-10-26 19:45:36 +03:00
|
|
|
s->ti_size = 0;
|
2024-01-12 15:53:38 +03:00
|
|
|
if (esp_get_tc(s) == 0) {
|
2021-03-05 01:10:58 +03:00
|
|
|
/* Command has been received */
|
|
|
|
do_cmd(s);
|
|
|
|
}
|
2024-01-12 15:53:33 +03:00
|
|
|
break;
|
2024-01-12 15:53:30 +03:00
|
|
|
|
|
|
|
case STAT_DO:
|
|
|
|
if (!s->current_req) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
|
|
|
|
/* Defer until data is available. */
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (len > s->async_len) {
|
|
|
|
len = s->async_len;
|
|
|
|
}
|
2024-01-12 15:54:10 +03:00
|
|
|
|
2024-01-12 15:54:16 +03:00
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_TI | CMD_DMA:
|
|
|
|
if (s->dma_memory_read) {
|
|
|
|
s->dma_memory_read(s->dma_opaque, s->async_buf, len);
|
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
|
|
|
} else {
|
|
|
|
/* Copy FIFO data to device */
|
|
|
|
len = MIN(s->async_len, ESP_FIFO_SZ);
|
|
|
|
len = MIN(len, fifo8_num_used(&s->fifo));
|
|
|
|
len = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
|
|
|
|
esp_raise_drq(s);
|
|
|
|
}
|
2024-01-12 15:53:20 +03:00
|
|
|
|
2024-01-12 15:54:16 +03:00
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
|
|
|
s->ti_size += len;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case CMD_PAD | CMD_DMA:
|
|
|
|
/* Copy TC zero bytes into the incoming stream */
|
|
|
|
if (!s->dma_memory_read) {
|
|
|
|
len = MIN(s->async_len, ESP_FIFO_SZ);
|
|
|
|
len = MIN(len, fifo8_num_free(&s->fifo));
|
|
|
|
}
|
|
|
|
|
|
|
|
memset(s->async_buf, 0, len);
|
|
|
|
|
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
|
|
|
s->ti_size += len;
|
|
|
|
break;
|
|
|
|
}
|
2024-01-12 15:53:20 +03:00
|
|
|
|
2024-01-12 15:54:10 +03:00
|
|
|
if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
|
|
|
|
/* Defer until the scsi layer has completed */
|
|
|
|
scsi_req_continue(s->current_req);
|
|
|
|
return;
|
2019-10-26 19:45:38 +03:00
|
|
|
}
|
2024-01-12 15:54:10 +03:00
|
|
|
|
|
|
|
esp_dma_ti_check(s);
|
2024-01-12 15:53:30 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
case STAT_DI:
|
|
|
|
if (!s->current_req) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) {
|
|
|
|
/* Defer until data is available. */
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (len > s->async_len) {
|
|
|
|
len = s->async_len;
|
|
|
|
}
|
2024-01-12 15:54:11 +03:00
|
|
|
|
2024-01-12 15:54:16 +03:00
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_TI | CMD_DMA:
|
|
|
|
if (s->dma_memory_write) {
|
|
|
|
s->dma_memory_write(s->dma_opaque, s->async_buf, len);
|
|
|
|
} else {
|
|
|
|
/* Copy device data to FIFO */
|
|
|
|
len = MIN(len, fifo8_num_free(&s->fifo));
|
|
|
|
fifo8_push_all(&s->fifo, s->async_buf, len);
|
|
|
|
esp_raise_drq(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
|
|
|
s->ti_size -= len;
|
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case CMD_PAD | CMD_DMA:
|
|
|
|
/* Drop TC bytes from the incoming stream */
|
|
|
|
if (!s->dma_memory_write) {
|
|
|
|
len = MIN(len, fifo8_num_free(&s->fifo));
|
|
|
|
}
|
2024-01-12 15:53:20 +03:00
|
|
|
|
2024-01-12 15:54:16 +03:00
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
|
|
|
s->ti_size -= len;
|
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
|
|
|
break;
|
|
|
|
}
|
2024-01-12 15:54:04 +03:00
|
|
|
|
2024-01-12 15:54:11 +03:00
|
|
|
if (s->async_len == 0 && s->ti_size == 0 && esp_get_tc(s)) {
|
|
|
|
/* If the guest underflows TC then terminate SCSI request */
|
|
|
|
scsi_req_continue(s->current_req);
|
|
|
|
return;
|
|
|
|
}
|
2024-01-12 15:53:20 +03:00
|
|
|
|
2024-01-12 15:54:11 +03:00
|
|
|
if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) {
|
|
|
|
/* Defer until the scsi layer has completed */
|
|
|
|
scsi_req_continue(s->current_req);
|
|
|
|
return;
|
2019-10-26 19:45:38 +03:00
|
|
|
}
|
2024-01-12 15:54:11 +03:00
|
|
|
|
|
|
|
esp_dma_ti_check(s);
|
2024-01-12 15:53:30 +03:00
|
|
|
break;
|
2024-01-12 15:53:46 +03:00
|
|
|
|
|
|
|
case STAT_ST:
|
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_ICCS | CMD_DMA:
|
|
|
|
len = MIN(len, 1);
|
|
|
|
|
|
|
|
if (len) {
|
|
|
|
buf[0] = s->status;
|
|
|
|
|
|
|
|
if (s->dma_memory_write) {
|
|
|
|
s->dma_memory_write(s->dma_opaque, buf, len);
|
|
|
|
} else {
|
|
|
|
fifo8_push_all(&s->fifo, buf, len);
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:54:14 +03:00
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
2024-01-12 15:53:46 +03:00
|
|
|
esp_set_phase(s, STAT_MI);
|
|
|
|
|
|
|
|
if (esp_get_tc(s) > 0) {
|
|
|
|
/* Process any message in phase data */
|
|
|
|
esp_do_dma(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
2024-01-12 15:54:04 +03:00
|
|
|
|
|
|
|
default:
|
|
|
|
/* Consume remaining data if the guest underflows TC */
|
|
|
|
if (fifo8_num_used(&s->fifo) < 2) {
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
esp_lower_drq(s);
|
|
|
|
}
|
|
|
|
break;
|
2024-01-12 15:53:46 +03:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case STAT_MI:
|
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_ICCS | CMD_DMA:
|
|
|
|
len = MIN(len, 1);
|
|
|
|
|
|
|
|
if (len) {
|
|
|
|
buf[0] = 0;
|
|
|
|
|
|
|
|
if (s->dma_memory_write) {
|
|
|
|
s->dma_memory_write(s->dma_opaque, buf, len);
|
|
|
|
} else {
|
|
|
|
fifo8_push_all(&s->fifo, buf, len);
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:54:14 +03:00
|
|
|
esp_set_tc(s, esp_get_tc(s) - len);
|
|
|
|
|
2024-01-12 15:53:46 +03:00
|
|
|
/* Raise end of command interrupt */
|
2024-01-12 15:54:01 +03:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_FC;
|
2024-01-12 15:53:46 +03:00
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
2006-08-29 08:52:16 +04:00
|
|
|
}
|
2006-08-12 05:04:27 +04:00
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:57 +03:00
|
|
|
static void esp_nodma_ti_dataout(ESPState *s)
|
|
|
|
{
|
|
|
|
int len;
|
|
|
|
|
|
|
|
if (!s->current_req) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (s->async_len == 0) {
|
|
|
|
/* Defer until data is available. */
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
len = MIN(s->async_len, ESP_FIFO_SZ);
|
|
|
|
len = MIN(len, fifo8_num_used(&s->fifo));
|
|
|
|
esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
|
|
|
|
s->async_buf += len;
|
|
|
|
s->async_len -= len;
|
|
|
|
s->ti_size += len;
|
|
|
|
|
|
|
|
if (s->async_len == 0) {
|
|
|
|
scsi_req_continue(s->current_req);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
|
2021-03-05 01:11:02 +03:00
|
|
|
static void esp_do_nodma(ESPState *s)
|
|
|
|
{
|
2024-01-12 15:53:04 +03:00
|
|
|
uint8_t buf[ESP_FIFO_SZ];
|
2021-04-07 22:57:54 +03:00
|
|
|
uint32_t cmdlen;
|
2024-01-12 15:54:15 +03:00
|
|
|
int len;
|
2021-03-05 01:11:02 +03:00
|
|
|
|
2024-01-12 15:53:35 +03:00
|
|
|
switch (esp_get_phase(s)) {
|
|
|
|
case STAT_MO:
|
2024-01-12 15:53:58 +03:00
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_SELATN:
|
2024-01-12 15:54:09 +03:00
|
|
|
/* Copy FIFO into cmdfifo */
|
2024-01-12 15:54:15 +03:00
|
|
|
len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
|
|
|
|
len = MIN(fifo8_num_free(&s->cmdfifo), len);
|
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
2024-01-12 15:54:09 +03:00
|
|
|
|
2024-01-12 15:53:58 +03:00
|
|
|
if (fifo8_num_used(&s->cmdfifo) >= 1) {
|
|
|
|
/* First byte received, switch to command phase */
|
|
|
|
esp_set_phase(s, STAT_CD);
|
2024-01-12 15:54:07 +03:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
2024-01-12 15:53:58 +03:00
|
|
|
s->cmdfifo_cdb_offset = 1;
|
|
|
|
|
|
|
|
if (fifo8_num_used(&s->cmdfifo) > 1) {
|
|
|
|
/* Process any additional command phase data */
|
|
|
|
esp_do_nodma(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case CMD_SELATNS:
|
2024-01-12 15:54:09 +03:00
|
|
|
/* Copy one byte from FIFO into cmdfifo */
|
2024-01-12 15:54:15 +03:00
|
|
|
len = esp_fifo_pop_buf(&s->fifo, buf, 1);
|
|
|
|
len = MIN(fifo8_num_free(&s->cmdfifo), len);
|
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
2024-01-12 15:54:09 +03:00
|
|
|
|
2024-01-12 15:53:59 +03:00
|
|
|
if (fifo8_num_used(&s->cmdfifo) >= 1) {
|
2024-01-12 15:53:58 +03:00
|
|
|
/* First byte received, stop in message out phase */
|
2024-01-12 15:54:07 +03:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_MO;
|
2024-01-12 15:53:58 +03:00
|
|
|
s->cmdfifo_cdb_offset = 1;
|
|
|
|
|
|
|
|
/* Raise command completion interrupt */
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case CMD_TI:
|
2024-01-12 15:54:09 +03:00
|
|
|
/* Copy FIFO into cmdfifo */
|
2024-01-12 15:54:15 +03:00
|
|
|
len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
|
|
|
|
len = MIN(fifo8_num_free(&s->cmdfifo), len);
|
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
2024-01-12 15:54:09 +03:00
|
|
|
|
2024-01-12 15:53:58 +03:00
|
|
|
/* ATN remains asserted until FIFO empty */
|
|
|
|
s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
|
|
|
|
esp_set_phase(s, STAT_CD);
|
|
|
|
s->rregs[ESP_CMD] = 0;
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
break;
|
|
|
|
}
|
2024-01-12 15:53:40 +03:00
|
|
|
break;
|
|
|
|
|
2024-01-12 15:53:35 +03:00
|
|
|
case STAT_CD:
|
2024-01-12 15:53:58 +03:00
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_TI:
|
2024-01-12 15:54:08 +03:00
|
|
|
/* Copy FIFO into cmdfifo */
|
2024-01-12 15:54:15 +03:00
|
|
|
len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
|
|
|
|
len = MIN(fifo8_num_free(&s->cmdfifo), len);
|
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
2024-01-12 15:54:08 +03:00
|
|
|
|
2024-01-12 15:53:58 +03:00
|
|
|
cmdlen = fifo8_num_used(&s->cmdfifo);
|
|
|
|
trace_esp_handle_ti_cmd(cmdlen);
|
|
|
|
|
|
|
|
/* CDB may be transferred in one or more TI commands */
|
|
|
|
if (esp_cdb_length(s) && esp_cdb_length(s) ==
|
|
|
|
fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
|
|
|
|
/* Command has been received */
|
|
|
|
do_cmd(s);
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* If data was transferred from the FIFO then raise bus
|
|
|
|
* service interrupt to indicate transfer complete. Otherwise
|
|
|
|
* defer until the next FIFO write.
|
|
|
|
*/
|
2024-01-12 15:54:15 +03:00
|
|
|
if (len) {
|
2024-01-12 15:53:58 +03:00
|
|
|
/* Raise interrupt to indicate transfer complete */
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
2021-03-05 01:11:02 +03:00
|
|
|
|
2024-01-12 15:54:06 +03:00
|
|
|
case CMD_SEL | CMD_DMA:
|
|
|
|
case CMD_SELATN | CMD_DMA:
|
2024-01-12 15:54:08 +03:00
|
|
|
/* Copy FIFO into cmdfifo */
|
2024-01-12 15:54:15 +03:00
|
|
|
len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
|
|
|
|
len = MIN(fifo8_num_free(&s->cmdfifo), len);
|
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
2024-01-12 15:54:08 +03:00
|
|
|
|
2024-01-12 15:54:06 +03:00
|
|
|
/* Handle when DMA transfer is terminated by non-DMA FIFO write */
|
|
|
|
if (esp_cdb_length(s) && esp_cdb_length(s) ==
|
|
|
|
fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) {
|
|
|
|
/* Command has been received */
|
|
|
|
do_cmd(s);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
2024-01-12 15:53:58 +03:00
|
|
|
case CMD_SEL:
|
|
|
|
case CMD_SELATN:
|
2024-01-12 15:54:08 +03:00
|
|
|
/* FIFO already contain entire CDB: copy to cmdfifo and execute */
|
2024-01-12 15:54:15 +03:00
|
|
|
len = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo));
|
|
|
|
len = MIN(fifo8_num_free(&s->cmdfifo), len);
|
|
|
|
fifo8_push_all(&s->cmdfifo, buf, len);
|
2024-01-12 15:54:08 +03:00
|
|
|
|
2024-01-12 15:53:58 +03:00
|
|
|
do_cmd(s);
|
|
|
|
break;
|
2021-03-05 01:11:02 +03:00
|
|
|
}
|
2024-01-12 15:53:35 +03:00
|
|
|
break;
|
2021-03-05 01:11:02 +03:00
|
|
|
|
2024-01-12 15:53:32 +03:00
|
|
|
case STAT_DO:
|
2024-01-12 15:53:58 +03:00
|
|
|
/* Accumulate data in FIFO until non-DMA TI is executed */
|
2024-01-12 15:53:32 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
case STAT_DI:
|
|
|
|
if (!s->current_req) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (s->async_len == 0) {
|
|
|
|
/* Defer until data is available. */
|
|
|
|
return;
|
|
|
|
}
|
2021-05-19 13:08:00 +03:00
|
|
|
if (fifo8_is_empty(&s->fifo)) {
|
|
|
|
fifo8_push(&s->fifo, s->async_buf[0]);
|
|
|
|
s->async_buf++;
|
|
|
|
s->async_len--;
|
|
|
|
s->ti_size--;
|
|
|
|
}
|
2021-03-05 01:11:02 +03:00
|
|
|
|
2024-01-12 15:53:32 +03:00
|
|
|
if (s->async_len == 0) {
|
|
|
|
scsi_req_continue(s->current_req);
|
|
|
|
return;
|
|
|
|
}
|
2021-03-05 01:11:02 +03:00
|
|
|
|
2024-01-12 15:53:56 +03:00
|
|
|
/* If preloading the FIFO, defer until TI command issued */
|
|
|
|
if (s->rregs[ESP_CMD] != CMD_TI) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:32 +03:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
break;
|
2024-01-12 15:54:00 +03:00
|
|
|
|
|
|
|
case STAT_ST:
|
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_ICCS:
|
|
|
|
fifo8_push(&s->fifo, s->status);
|
|
|
|
esp_set_phase(s, STAT_MI);
|
|
|
|
|
|
|
|
/* Process any message in phase data */
|
|
|
|
esp_do_nodma(s);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case STAT_MI:
|
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_ICCS:
|
|
|
|
fifo8_push(&s->fifo, 0);
|
|
|
|
|
2024-01-12 15:54:01 +03:00
|
|
|
/* Raise end of command interrupt */
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_FC;
|
2024-01-12 15:54:00 +03:00
|
|
|
esp_raise_irq(s);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
2024-01-12 15:53:32 +03:00
|
|
|
}
|
2021-03-05 01:11:02 +03:00
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:55 +03:00
|
|
|
void esp_command_complete(SCSIRequest *req, size_t resid)
|
2006-05-26 03:58:51 +04:00
|
|
|
{
|
2021-03-05 01:10:55 +03:00
|
|
|
ESPState *s = req->hba_private;
|
2024-01-12 15:53:29 +03:00
|
|
|
int to_device = (esp_get_phase(s) == STAT_DO);
|
2021-03-05 01:10:55 +03:00
|
|
|
|
2011-09-11 19:54:18 +04:00
|
|
|
trace_esp_command_complete();
|
2021-05-19 13:08:00 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Non-DMA transfers from the target will leave the last byte in
|
|
|
|
* the FIFO so don't reset ti_size in this case
|
|
|
|
*/
|
|
|
|
if (s->dma || to_device) {
|
|
|
|
if (s->ti_size != 0) {
|
|
|
|
trace_esp_command_complete_unexpected();
|
|
|
|
}
|
2011-04-22 14:27:30 +04:00
|
|
|
}
|
2021-05-19 13:08:00 +03:00
|
|
|
|
2011-04-22 14:27:30 +04:00
|
|
|
s->async_len = 0;
|
2021-03-05 01:10:55 +03:00
|
|
|
if (req->status) {
|
2011-09-11 19:54:18 +04:00
|
|
|
trace_esp_command_complete_fail();
|
2011-04-22 14:27:30 +04:00
|
|
|
}
|
2021-03-05 01:10:55 +03:00
|
|
|
s->status = req->status;
|
2021-05-19 13:08:00 +03:00
|
|
|
|
|
|
|
/*
|
2024-01-12 15:53:21 +03:00
|
|
|
* Switch to status phase. For non-DMA transfers from the target the last
|
|
|
|
* byte is still in the FIFO
|
2021-05-19 13:08:00 +03:00
|
|
|
*/
|
2024-01-12 15:53:50 +03:00
|
|
|
s->ti_size = 0;
|
|
|
|
|
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_SEL | CMD_DMA:
|
|
|
|
case CMD_SEL:
|
|
|
|
case CMD_SELATN | CMD_DMA:
|
|
|
|
case CMD_SELATN:
|
2024-01-12 15:53:21 +03:00
|
|
|
/*
|
2024-01-12 15:53:50 +03:00
|
|
|
* No data phase for sequencer command so raise deferred bus service
|
2024-01-12 15:53:52 +03:00
|
|
|
* and function complete interrupt
|
2024-01-12 15:53:21 +03:00
|
|
|
*/
|
2024-01-12 15:53:52 +03:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
2024-01-12 15:54:07 +03:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
2024-01-12 15:53:50 +03:00
|
|
|
break;
|
2024-01-12 15:53:54 +03:00
|
|
|
|
|
|
|
case CMD_TI | CMD_DMA:
|
|
|
|
case CMD_TI:
|
|
|
|
s->rregs[ESP_CMD] = 0;
|
|
|
|
break;
|
2021-05-19 13:08:00 +03:00
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:50 +03:00
|
|
|
/* Raise bus service interrupt to indicate change to STATUS phase */
|
|
|
|
esp_set_phase(s, STAT_ST);
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
esp_raise_irq(s);
|
2024-01-12 15:54:04 +03:00
|
|
|
|
|
|
|
/* Ensure DRQ is set correctly for TC underflow or normal completion */
|
|
|
|
esp_dma_ti_check(s);
|
2024-01-12 15:53:50 +03:00
|
|
|
|
2011-04-22 14:27:30 +04:00
|
|
|
if (s->current_req) {
|
|
|
|
scsi_req_unref(s->current_req);
|
|
|
|
s->current_req = NULL;
|
|
|
|
s->current_dev = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-04 23:10:03 +04:00
|
|
|
void esp_transfer_data(SCSIRequest *req, uint32_t len)
|
2011-04-22 14:27:30 +04:00
|
|
|
{
|
2012-07-09 14:02:27 +04:00
|
|
|
ESPState *s = req->hba_private;
|
2021-03-05 01:10:34 +03:00
|
|
|
uint32_t dmalen = esp_get_tc(s);
|
2011-04-22 14:27:30 +04:00
|
|
|
|
2021-03-05 01:10:34 +03:00
|
|
|
trace_esp_transfer_data(dmalen, s->ti_size);
|
2011-05-20 22:18:07 +04:00
|
|
|
s->async_len = len;
|
2011-04-22 14:27:30 +04:00
|
|
|
s->async_buf = scsi_req_get_buf(req);
|
2021-03-05 01:10:54 +03:00
|
|
|
|
2024-01-12 15:53:52 +03:00
|
|
|
if (!s->data_ready) {
|
2024-01-12 15:53:49 +03:00
|
|
|
s->data_ready = true;
|
2024-01-12 15:53:51 +03:00
|
|
|
|
|
|
|
switch (s->rregs[ESP_CMD]) {
|
|
|
|
case CMD_SEL | CMD_DMA:
|
|
|
|
case CMD_SEL:
|
|
|
|
case CMD_SELATN | CMD_DMA:
|
|
|
|
case CMD_SELATN:
|
2024-01-12 15:53:52 +03:00
|
|
|
/*
|
|
|
|
* Initial incoming data xfer is complete for sequencer command
|
|
|
|
* so raise deferred bus service and function complete interrupt
|
|
|
|
*/
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
|
2024-01-12 15:54:07 +03:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_CD;
|
2024-01-12 15:53:52 +03:00
|
|
|
break;
|
|
|
|
|
2024-01-12 15:53:51 +03:00
|
|
|
case CMD_SELATNS | CMD_DMA:
|
|
|
|
case CMD_SELATNS:
|
|
|
|
/*
|
|
|
|
* Initial incoming data xfer is complete so raise command
|
|
|
|
* completion interrupt
|
|
|
|
*/
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
2024-01-12 15:54:07 +03:00
|
|
|
s->rregs[ESP_RSEQ] = SEQ_MO;
|
2024-01-12 15:53:51 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
case CMD_TI | CMD_DMA:
|
|
|
|
case CMD_TI:
|
|
|
|
/*
|
|
|
|
* Bus service interrupt raised because of initial change to
|
|
|
|
* DATA phase
|
|
|
|
*/
|
2024-01-12 15:53:54 +03:00
|
|
|
s->rregs[ESP_CMD] = 0;
|
2024-01-12 15:53:51 +03:00
|
|
|
s->rregs[ESP_RINTR] |= INTR_BS;
|
|
|
|
break;
|
|
|
|
}
|
2024-01-12 15:53:52 +03:00
|
|
|
|
|
|
|
esp_raise_irq(s);
|
2021-03-05 01:10:54 +03:00
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:18 +03:00
|
|
|
/*
|
|
|
|
* Always perform the initial transfer upon reception of the next TI
|
|
|
|
* command to ensure the DMA/non-DMA status of the command is correct.
|
|
|
|
* It is not possible to use s->dma directly in the section below as
|
|
|
|
* some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
|
|
|
|
* async data transfer is delayed then s->dma is set incorrectly.
|
|
|
|
*/
|
2021-03-05 01:11:02 +03:00
|
|
|
|
2024-01-12 15:53:55 +03:00
|
|
|
if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) {
|
2024-01-12 15:53:19 +03:00
|
|
|
/* When the SCSI layer returns more data, raise deferred INTR_BS */
|
2024-01-12 15:53:23 +03:00
|
|
|
esp_dma_ti_check(s);
|
2024-01-12 15:53:19 +03:00
|
|
|
|
|
|
|
esp_do_dma(s);
|
2024-01-12 15:53:55 +03:00
|
|
|
} else if (s->rregs[ESP_CMD] == CMD_TI) {
|
2021-03-05 01:11:02 +03:00
|
|
|
esp_do_nodma(s);
|
2006-08-12 05:04:27 +04:00
|
|
|
}
|
2006-05-26 03:58:51 +04:00
|
|
|
}
|
|
|
|
|
2005-04-07 00:31:50 +04:00
|
|
|
static void handle_ti(ESPState *s)
|
|
|
|
{
|
2021-03-05 01:11:02 +03:00
|
|
|
uint32_t dmalen;
|
2005-04-07 00:31:50 +04:00
|
|
|
|
2012-07-09 14:02:23 +04:00
|
|
|
if (s->dma && !s->dma_enabled) {
|
|
|
|
s->dma_cb = handle_ti;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2005-10-30 20:24:05 +03:00
|
|
|
if (s->dma) {
|
2021-03-05 01:11:02 +03:00
|
|
|
dmalen = esp_get_tc(s);
|
2021-03-05 01:10:35 +03:00
|
|
|
trace_esp_handle_ti(dmalen);
|
2006-08-12 05:04:27 +04:00
|
|
|
esp_do_dma(s);
|
2021-03-05 01:11:02 +03:00
|
|
|
} else {
|
|
|
|
trace_esp_handle_ti(s->ti_size);
|
|
|
|
esp_do_nodma(s);
|
2024-01-12 15:53:58 +03:00
|
|
|
|
|
|
|
if (esp_get_phase(s) == STAT_DO) {
|
|
|
|
esp_nodma_ti_dataout(s);
|
|
|
|
}
|
2006-06-03 18:19:19 +04:00
|
|
|
}
|
2005-04-07 00:31:50 +04:00
|
|
|
}
|
|
|
|
|
2012-08-04 23:10:03 +04:00
|
|
|
void esp_hard_reset(ESPState *s)
|
2005-03-13 12:43:36 +03:00
|
|
|
{
|
2007-05-26 21:39:43 +04:00
|
|
|
memset(s->rregs, 0, ESP_REGS);
|
|
|
|
memset(s->wregs, 0, ESP_REGS);
|
2014-11-10 18:52:55 +03:00
|
|
|
s->tchi_written = 0;
|
2006-03-11 19:29:14 +03:00
|
|
|
s->ti_size = 0;
|
2021-11-18 13:03:26 +03:00
|
|
|
s->async_len = 0;
|
2021-03-05 01:10:59 +03:00
|
|
|
fifo8_reset(&s->fifo);
|
2021-03-05 01:11:00 +03:00
|
|
|
fifo8_reset(&s->cmdfifo);
|
2006-03-11 19:29:14 +03:00
|
|
|
s->dma = 0;
|
2010-09-11 20:38:33 +04:00
|
|
|
s->dma_cb = NULL;
|
2008-11-29 19:45:28 +03:00
|
|
|
|
|
|
|
s->rregs[ESP_CFG1] = 7;
|
2005-03-13 12:43:36 +03:00
|
|
|
}
|
|
|
|
|
2012-07-09 14:02:28 +04:00
|
|
|
static void esp_soft_reset(ESPState *s)
|
2010-06-10 21:57:39 +04:00
|
|
|
{
|
|
|
|
qemu_irq_lower(s->irq);
|
2024-01-12 15:54:17 +03:00
|
|
|
qemu_irq_lower(s->drq_irq);
|
2012-07-09 14:02:28 +04:00
|
|
|
esp_hard_reset(s);
|
2010-06-10 21:57:39 +04:00
|
|
|
}
|
|
|
|
|
2022-08-17 08:38:47 +03:00
|
|
|
static void esp_bus_reset(ESPState *s)
|
|
|
|
{
|
2022-10-13 19:06:22 +03:00
|
|
|
bus_cold_reset(BUS(&s->bus));
|
2022-08-17 08:38:47 +03:00
|
|
|
}
|
|
|
|
|
2012-07-09 14:02:28 +04:00
|
|
|
static void parent_esp_reset(ESPState *s, int irq, int level)
|
2007-08-16 23:56:27 +04:00
|
|
|
{
|
2010-06-10 21:57:39 +04:00
|
|
|
if (level) {
|
2012-07-09 14:02:28 +04:00
|
|
|
esp_soft_reset(s);
|
2010-06-10 21:57:39 +04:00
|
|
|
}
|
2007-08-16 23:56:27 +04:00
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:00 +03:00
|
|
|
static void esp_run_cmd(ESPState *s)
|
|
|
|
{
|
|
|
|
uint8_t cmd = s->rregs[ESP_CMD];
|
|
|
|
|
|
|
|
if (cmd & CMD_DMA) {
|
|
|
|
s->dma = 1;
|
|
|
|
/* Reload DMA counter. */
|
|
|
|
if (esp_get_stc(s) == 0) {
|
|
|
|
esp_set_tc(s, 0x10000);
|
|
|
|
} else {
|
|
|
|
esp_set_tc(s, esp_get_stc(s));
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
s->dma = 0;
|
|
|
|
}
|
|
|
|
switch (cmd & CMD_CMD) {
|
|
|
|
case CMD_NOP:
|
|
|
|
trace_esp_mem_writeb_cmd_nop(cmd);
|
|
|
|
break;
|
|
|
|
case CMD_FLUSH:
|
|
|
|
trace_esp_mem_writeb_cmd_flush(cmd);
|
|
|
|
fifo8_reset(&s->fifo);
|
|
|
|
break;
|
|
|
|
case CMD_RESET:
|
|
|
|
trace_esp_mem_writeb_cmd_reset(cmd);
|
|
|
|
esp_soft_reset(s);
|
|
|
|
break;
|
|
|
|
case CMD_BUSRESET:
|
|
|
|
trace_esp_mem_writeb_cmd_bus_reset(cmd);
|
|
|
|
esp_bus_reset(s);
|
|
|
|
if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_RST;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CMD_TI:
|
|
|
|
trace_esp_mem_writeb_cmd_ti(cmd);
|
|
|
|
handle_ti(s);
|
|
|
|
break;
|
|
|
|
case CMD_ICCS:
|
|
|
|
trace_esp_mem_writeb_cmd_iccs(cmd);
|
|
|
|
write_response(s);
|
|
|
|
break;
|
|
|
|
case CMD_MSGACC:
|
|
|
|
trace_esp_mem_writeb_cmd_msgacc(cmd);
|
|
|
|
s->rregs[ESP_RINTR] |= INTR_DC;
|
|
|
|
s->rregs[ESP_RSEQ] = 0;
|
|
|
|
s->rregs[ESP_RFLAGS] = 0;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
break;
|
|
|
|
case CMD_PAD:
|
|
|
|
trace_esp_mem_writeb_cmd_pad(cmd);
|
2024-01-12 15:54:16 +03:00
|
|
|
handle_pad(s);
|
2024-01-12 15:53:00 +03:00
|
|
|
break;
|
|
|
|
case CMD_SATN:
|
|
|
|
trace_esp_mem_writeb_cmd_satn(cmd);
|
|
|
|
break;
|
|
|
|
case CMD_RSTATN:
|
|
|
|
trace_esp_mem_writeb_cmd_rstatn(cmd);
|
|
|
|
break;
|
|
|
|
case CMD_SEL:
|
|
|
|
trace_esp_mem_writeb_cmd_sel(cmd);
|
|
|
|
handle_s_without_atn(s);
|
|
|
|
break;
|
|
|
|
case CMD_SELATN:
|
|
|
|
trace_esp_mem_writeb_cmd_selatn(cmd);
|
|
|
|
handle_satn(s);
|
|
|
|
break;
|
|
|
|
case CMD_SELATNS:
|
|
|
|
trace_esp_mem_writeb_cmd_selatns(cmd);
|
|
|
|
handle_satn_stop(s);
|
|
|
|
break;
|
|
|
|
case CMD_ENSEL:
|
|
|
|
trace_esp_mem_writeb_cmd_ensel(cmd);
|
|
|
|
s->rregs[ESP_RINTR] = 0;
|
|
|
|
break;
|
|
|
|
case CMD_DISSEL:
|
|
|
|
trace_esp_mem_writeb_cmd_dissel(cmd);
|
|
|
|
s->rregs[ESP_RINTR] = 0;
|
|
|
|
esp_raise_irq(s);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
trace_esp_error_unhandled_command(cmd);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-04 23:10:03 +04:00
|
|
|
uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
|
2010-09-11 20:38:33 +04:00
|
|
|
{
|
2021-03-05 01:10:27 +03:00
|
|
|
uint32_t val;
|
2010-09-11 20:38:33 +04:00
|
|
|
|
2005-03-13 12:43:36 +03:00
|
|
|
switch (saddr) {
|
2007-12-01 17:51:23 +03:00
|
|
|
case ESP_FIFO:
|
2024-01-12 15:54:05 +03:00
|
|
|
s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
|
2021-03-05 01:10:27 +03:00
|
|
|
val = s->rregs[ESP_FIFO];
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2007-12-01 17:51:23 +03:00
|
|
|
case ESP_RINTR:
|
2021-03-05 01:10:22 +03:00
|
|
|
/*
|
|
|
|
* Clear sequence step, interrupt register and all status bits
|
|
|
|
* except TC
|
|
|
|
*/
|
2021-03-05 01:10:27 +03:00
|
|
|
val = s->rregs[ESP_RINTR];
|
2009-07-31 11:26:44 +04:00
|
|
|
s->rregs[ESP_RINTR] = 0;
|
2024-01-12 15:54:02 +03:00
|
|
|
esp_lower_irq(s);
|
2024-01-12 15:54:03 +03:00
|
|
|
s->rregs[ESP_RSTAT] &= STAT_TC | 7;
|
2021-05-19 00:25:11 +03:00
|
|
|
/*
|
|
|
|
* According to the datasheet ESP_RSEQ should be cleared, but as the
|
|
|
|
* emulation currently defers information transfers to the next TI
|
|
|
|
* command leave it for now so that pedantic guests such as the old
|
|
|
|
* Linux 2.6 driver see the correct flags before the next SCSI phase
|
|
|
|
* transition.
|
|
|
|
*
|
|
|
|
* s->rregs[ESP_RSEQ] = SEQ_0;
|
|
|
|
*/
|
2021-03-05 01:10:27 +03:00
|
|
|
break;
|
2014-11-10 18:52:55 +03:00
|
|
|
case ESP_TCHI:
|
|
|
|
/* Return the unique id if the value has never been written */
|
|
|
|
if (!s->tchi_written) {
|
2021-03-05 01:10:27 +03:00
|
|
|
val = s->chip_id;
|
|
|
|
} else {
|
|
|
|
val = s->rregs[saddr];
|
2014-11-10 18:52:55 +03:00
|
|
|
}
|
2021-03-05 01:10:27 +03:00
|
|
|
break;
|
2021-03-05 01:11:01 +03:00
|
|
|
case ESP_RFLAGS:
|
|
|
|
/* Bottom 5 bits indicate number of bytes in FIFO */
|
|
|
|
val = fifo8_num_used(&s->fifo);
|
|
|
|
break;
|
2005-03-13 12:43:36 +03:00
|
|
|
default:
|
2021-03-05 01:10:27 +03:00
|
|
|
val = s->rregs[saddr];
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2005-03-13 12:43:36 +03:00
|
|
|
}
|
2021-03-05 01:10:27 +03:00
|
|
|
|
|
|
|
trace_esp_mem_readb(saddr, val);
|
|
|
|
return val;
|
2005-03-13 12:43:36 +03:00
|
|
|
}
|
|
|
|
|
2012-08-04 23:10:03 +04:00
|
|
|
void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
|
2005-03-13 12:43:36 +03:00
|
|
|
{
|
2011-09-11 19:54:18 +04:00
|
|
|
trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
|
2005-03-13 12:43:36 +03:00
|
|
|
switch (saddr) {
|
2014-11-10 18:52:55 +03:00
|
|
|
case ESP_TCHI:
|
|
|
|
s->tchi_written = true;
|
|
|
|
/* fall through */
|
2007-12-01 17:51:23 +03:00
|
|
|
case ESP_TCLO:
|
|
|
|
case ESP_TCMID:
|
|
|
|
s->rregs[ESP_RSTAT] &= ~STAT_TC;
|
2005-10-30 20:24:05 +03:00
|
|
|
break;
|
2007-12-01 17:51:23 +03:00
|
|
|
case ESP_FIFO:
|
2024-01-12 15:53:58 +03:00
|
|
|
if (!fifo8_is_full(&s->fifo)) {
|
2024-03-24 22:16:54 +03:00
|
|
|
esp_fifo_push(s, val);
|
2006-05-26 03:58:51 +04:00
|
|
|
}
|
2024-01-12 15:53:58 +03:00
|
|
|
esp_do_nodma(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2007-12-01 17:51:23 +03:00
|
|
|
case ESP_CMD:
|
2005-10-30 20:24:05 +03:00
|
|
|
s->rregs[saddr] = val;
|
2024-01-12 15:53:00 +03:00
|
|
|
esp_run_cmd(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2007-12-01 17:51:23 +03:00
|
|
|
case ESP_WBUSID ... ESP_WSYNO:
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2007-12-01 17:51:23 +03:00
|
|
|
case ESP_CFG1:
|
2012-08-02 17:43:39 +04:00
|
|
|
case ESP_CFG2: case ESP_CFG3:
|
|
|
|
case ESP_RES3: case ESP_RES4:
|
2005-10-30 20:24:05 +03:00
|
|
|
s->rregs[saddr] = val;
|
|
|
|
break;
|
2007-12-01 17:51:23 +03:00
|
|
|
case ESP_WCCF ... ESP_WTEST:
|
2005-10-30 20:24:05 +03:00
|
|
|
break;
|
2005-03-13 12:43:36 +03:00
|
|
|
default:
|
2012-07-09 14:02:29 +04:00
|
|
|
trace_esp_error_invalid_write(val, saddr);
|
2008-11-29 19:45:28 +03:00
|
|
|
return;
|
2005-03-13 12:43:36 +03:00
|
|
|
}
|
2005-04-07 00:31:50 +04:00
|
|
|
s->wregs[saddr] = val;
|
2005-03-13 12:43:36 +03:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static bool esp_mem_accepts(void *opaque, hwaddr addr,
|
2018-05-31 16:50:52 +03:00
|
|
|
unsigned size, bool is_write,
|
|
|
|
MemTxAttrs attrs)
|
2011-11-13 15:07:04 +04:00
|
|
|
{
|
|
|
|
return (size == 1) || (is_write && size == 4);
|
|
|
|
}
|
2005-03-13 12:43:36 +03:00
|
|
|
|
2021-03-05 01:10:34 +03:00
|
|
|
static bool esp_is_before_version_5(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
|
|
|
|
|
|
|
version_id = MIN(version_id, s->mig_version_id);
|
|
|
|
return version_id < 5;
|
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:54 +03:00
|
|
|
static bool esp_is_version_5(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
|
|
|
|
|
|
|
version_id = MIN(version_id, s->mig_version_id);
|
2021-06-13 13:26:14 +03:00
|
|
|
return version_id >= 5;
|
2021-03-05 01:10:54 +03:00
|
|
|
}
|
|
|
|
|
2021-06-11 14:38:58 +03:00
|
|
|
static bool esp_is_version_6(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
|
|
|
|
|
|
|
version_id = MIN(version_id, s->mig_version_id);
|
|
|
|
return version_id >= 6;
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:53:55 +03:00
|
|
|
static bool esp_is_between_version_5_and_6(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
|
|
|
|
|
|
|
version_id = MIN(version_id, s->mig_version_id);
|
|
|
|
return version_id >= 5 && version_id <= 6;
|
|
|
|
}
|
|
|
|
|
2021-04-07 15:48:42 +03:00
|
|
|
int esp_pre_save(void *opaque)
|
2021-03-05 01:10:25 +03:00
|
|
|
{
|
2021-04-07 15:48:42 +03:00
|
|
|
ESPState *s = ESP(object_resolve_path_component(
|
|
|
|
OBJECT(opaque), "esp"));
|
2021-03-05 01:10:25 +03:00
|
|
|
|
|
|
|
s->mig_version_id = vmstate_esp.version_id;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int esp_post_load(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(opaque);
|
2021-03-05 01:10:59 +03:00
|
|
|
int len, i;
|
2021-03-05 01:10:25 +03:00
|
|
|
|
2021-03-05 01:10:34 +03:00
|
|
|
version_id = MIN(version_id, s->mig_version_id);
|
|
|
|
|
|
|
|
if (version_id < 5) {
|
|
|
|
esp_set_tc(s, s->mig_dma_left);
|
2021-03-05 01:10:59 +03:00
|
|
|
|
|
|
|
/* Migrate ti_buf to fifo */
|
|
|
|
len = s->mig_ti_wptr - s->mig_ti_rptr;
|
|
|
|
for (i = 0; i < len; i++) {
|
|
|
|
fifo8_push(&s->fifo, s->mig_ti_buf[i]);
|
|
|
|
}
|
2021-03-05 01:11:00 +03:00
|
|
|
|
|
|
|
/* Migrate cmdbuf to cmdfifo */
|
|
|
|
for (i = 0; i < s->mig_cmdlen; i++) {
|
|
|
|
fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
|
|
|
|
}
|
2021-03-05 01:10:34 +03:00
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:25 +03:00
|
|
|
s->mig_version_id = vmstate_esp.version_id;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-08-04 23:10:03 +04:00
|
|
|
const VMStateDescription vmstate_esp = {
|
2021-03-05 01:10:22 +03:00
|
|
|
.name = "esp",
|
2024-01-12 15:53:55 +03:00
|
|
|
.version_id = 7,
|
2009-09-19 19:44:50 +04:00
|
|
|
.minimum_version_id = 3,
|
2021-03-05 01:10:25 +03:00
|
|
|
.post_load = esp_post_load,
|
2023-12-21 06:16:32 +03:00
|
|
|
.fields = (const VMStateField[]) {
|
2009-09-19 19:44:50 +04:00
|
|
|
VMSTATE_BUFFER(rregs, ESPState),
|
|
|
|
VMSTATE_BUFFER(wregs, ESPState),
|
|
|
|
VMSTATE_INT32(ti_size, ESPState),
|
2021-03-05 01:10:59 +03:00
|
|
|
VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
|
|
|
|
VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
|
|
|
|
VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
|
2011-05-20 22:10:02 +04:00
|
|
|
VMSTATE_UINT32(status, ESPState),
|
2021-03-05 01:10:55 +03:00
|
|
|
VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
|
|
|
|
esp_is_before_version_5),
|
|
|
|
VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
|
|
|
|
esp_is_before_version_5),
|
2009-09-19 19:44:50 +04:00
|
|
|
VMSTATE_UINT32(dma, ESPState),
|
2021-03-05 01:11:00 +03:00
|
|
|
VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
|
|
|
|
esp_is_before_version_5, 0, 16),
|
|
|
|
VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
|
|
|
|
esp_is_before_version_5, 16,
|
|
|
|
sizeof(typeof_field(ESPState, mig_cmdbuf))),
|
|
|
|
VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
|
2009-09-19 19:44:50 +04:00
|
|
|
VMSTATE_UINT32(do_cmd, ESPState),
|
2021-03-05 01:10:34 +03:00
|
|
|
VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
|
2024-01-12 15:53:49 +03:00
|
|
|
VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5),
|
2021-03-05 01:11:00 +03:00
|
|
|
VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
|
2021-03-05 01:10:59 +03:00
|
|
|
VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
|
2021-03-05 01:11:00 +03:00
|
|
|
VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
|
2024-01-12 15:53:55 +03:00
|
|
|
VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState,
|
|
|
|
esp_is_between_version_5_and_6),
|
2021-06-11 14:38:58 +03:00
|
|
|
VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
|
2024-01-12 15:54:18 +03:00
|
|
|
VMSTATE_BOOL(drq_state, ESPState),
|
2009-09-19 19:44:50 +04:00
|
|
|
VMSTATE_END_OF_LIST()
|
2019-10-26 19:45:38 +03:00
|
|
|
},
|
2009-09-19 19:44:50 +04:00
|
|
|
};
|
2005-03-13 12:43:36 +03:00
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
|
2012-07-09 14:02:28 +04:00
|
|
|
uint64_t val, unsigned int size)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = opaque;
|
2021-03-05 01:10:24 +03:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2012-07-09 14:02:28 +04:00
|
|
|
uint32_t saddr;
|
|
|
|
|
|
|
|
saddr = addr >> sysbus->it_shift;
|
2021-03-05 01:10:24 +03:00
|
|
|
esp_reg_write(s, saddr, val);
|
2012-07-09 14:02:28 +04:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
|
2012-07-09 14:02:28 +04:00
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = opaque;
|
2021-03-05 01:10:24 +03:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2012-07-09 14:02:28 +04:00
|
|
|
uint32_t saddr;
|
|
|
|
|
|
|
|
saddr = addr >> sysbus->it_shift;
|
2021-03-05 01:10:24 +03:00
|
|
|
return esp_reg_read(s, saddr);
|
2012-07-09 14:02:28 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps sysbus_esp_mem_ops = {
|
|
|
|
.read = sysbus_esp_mem_read,
|
|
|
|
.write = sysbus_esp_mem_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid.accepts = esp_mem_accepts,
|
|
|
|
};
|
|
|
|
|
2019-10-26 19:45:38 +03:00
|
|
|
static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
|
|
|
|
uint64_t val, unsigned int size)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = opaque;
|
2021-03-05 01:10:24 +03:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2019-10-26 19:45:38 +03:00
|
|
|
|
2021-03-05 01:10:28 +03:00
|
|
|
trace_esp_pdma_write(size);
|
|
|
|
|
2019-10-26 19:45:38 +03:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
2021-03-05 01:10:36 +03:00
|
|
|
esp_pdma_write(s, val);
|
2019-10-26 19:45:38 +03:00
|
|
|
break;
|
|
|
|
case 2:
|
2021-03-05 01:10:36 +03:00
|
|
|
esp_pdma_write(s, val >> 8);
|
|
|
|
esp_pdma_write(s, val);
|
2019-10-26 19:45:38 +03:00
|
|
|
break;
|
|
|
|
}
|
2024-01-12 15:53:48 +03:00
|
|
|
esp_do_dma(s);
|
2019-10-26 19:45:38 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = opaque;
|
2021-03-05 01:10:24 +03:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2019-10-26 19:45:38 +03:00
|
|
|
uint64_t val = 0;
|
|
|
|
|
2021-03-05 01:10:28 +03:00
|
|
|
trace_esp_pdma_read(size);
|
|
|
|
|
2019-10-26 19:45:38 +03:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
2021-03-05 01:10:36 +03:00
|
|
|
val = esp_pdma_read(s);
|
2019-10-26 19:45:38 +03:00
|
|
|
break;
|
|
|
|
case 2:
|
2021-03-05 01:10:36 +03:00
|
|
|
val = esp_pdma_read(s);
|
|
|
|
val = (val << 8) | esp_pdma_read(s);
|
2019-10-26 19:45:38 +03:00
|
|
|
break;
|
|
|
|
}
|
2024-01-12 15:53:48 +03:00
|
|
|
esp_do_dma(s);
|
2019-10-26 19:45:38 +03:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2022-03-05 18:55:30 +03:00
|
|
|
static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
|
|
|
|
{
|
|
|
|
ESPState *s = container_of(req->bus, ESPState, bus);
|
|
|
|
|
|
|
|
scsi_req_ref(req);
|
|
|
|
s->current_req = req;
|
|
|
|
return s;
|
|
|
|
}
|
|
|
|
|
2019-10-26 19:45:38 +03:00
|
|
|
static const MemoryRegionOps sysbus_esp_pdma_ops = {
|
|
|
|
.read = sysbus_esp_pdma_read,
|
|
|
|
.write = sysbus_esp_pdma_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid.min_access_size = 1,
|
2021-03-05 01:10:51 +03:00
|
|
|
.valid.max_access_size = 4,
|
|
|
|
.impl.min_access_size = 1,
|
|
|
|
.impl.max_access_size = 2,
|
2019-10-26 19:45:38 +03:00
|
|
|
};
|
|
|
|
|
2011-08-13 17:44:45 +04:00
|
|
|
static const struct SCSIBusInfo esp_scsi_info = {
|
|
|
|
.tcq = false,
|
2011-08-13 20:55:17 +04:00
|
|
|
.max_target = ESP_MAX_DEVS,
|
|
|
|
.max_lun = 7,
|
2011-08-13 17:44:45 +04:00
|
|
|
|
2022-03-05 18:55:30 +03:00
|
|
|
.load_request = esp_load_request,
|
2011-04-22 14:27:30 +04:00
|
|
|
.transfer_data = esp_transfer_data,
|
2011-04-19 00:53:08 +04:00
|
|
|
.complete = esp_command_complete,
|
|
|
|
.cancel = esp_request_cancelled
|
2011-04-18 19:11:14 +04:00
|
|
|
};
|
|
|
|
|
2012-07-09 14:02:28 +04:00
|
|
|
static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
|
2009-05-15 01:35:07 +04:00
|
|
|
{
|
2021-03-05 01:10:23 +03:00
|
|
|
SysBusESPState *sysbus = SYSBUS_ESP(opaque);
|
2021-03-05 01:10:24 +03:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
2012-07-09 14:02:28 +04:00
|
|
|
|
|
|
|
switch (irq) {
|
|
|
|
case 0:
|
|
|
|
parent_esp_reset(s, irq, level);
|
|
|
|
break;
|
|
|
|
case 1:
|
2023-09-13 23:44:08 +03:00
|
|
|
esp_dma_enable(s, irq, level);
|
2012-07-09 14:02:28 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-07-01 14:18:35 +04:00
|
|
|
static void sysbus_esp_realize(DeviceState *dev, Error **errp)
|
2012-07-09 14:02:28 +04:00
|
|
|
{
|
2013-07-01 14:18:35 +04:00
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
2021-03-05 01:10:23 +03:00
|
|
|
SysBusESPState *sysbus = SYSBUS_ESP(dev);
|
2021-03-05 01:10:24 +03:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
|
|
|
|
|
|
|
if (!qdev_realize(DEVICE(s), NULL, errp)) {
|
|
|
|
return;
|
|
|
|
}
|
2005-03-13 12:43:36 +03:00
|
|
|
|
2013-07-01 14:18:35 +04:00
|
|
|
sysbus_init_irq(sbd, &s->irq);
|
2024-01-12 15:54:17 +03:00
|
|
|
sysbus_init_irq(sbd, &s->drq_irq);
|
2012-07-09 14:02:28 +04:00
|
|
|
assert(sysbus->it_shift != -1);
|
2005-03-13 12:43:36 +03:00
|
|
|
|
2012-07-09 14:02:26 +04:00
|
|
|
s->chip_id = TCHI_FAS100A;
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
|
2019-10-26 19:45:38 +03:00
|
|
|
sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
|
2013-07-01 14:18:35 +04:00
|
|
|
sysbus_init_mmio(sbd, &sysbus->iomem);
|
2019-10-26 19:45:38 +03:00
|
|
|
memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
|
2021-03-05 01:10:51 +03:00
|
|
|
sysbus, "esp-pdma", 4);
|
2019-10-26 19:45:38 +03:00
|
|
|
sysbus_init_mmio(sbd, &sysbus->pdma);
|
2005-03-13 12:43:36 +03:00
|
|
|
|
2013-07-01 14:18:35 +04:00
|
|
|
qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
|
2007-08-16 23:56:27 +04:00
|
|
|
|
2021-09-23 15:11:48 +03:00
|
|
|
scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
|
2006-09-03 20:09:07 +04:00
|
|
|
}
|
2009-05-15 01:35:07 +04:00
|
|
|
|
2012-07-09 14:02:28 +04:00
|
|
|
static void sysbus_esp_hard_reset(DeviceState *dev)
|
|
|
|
{
|
2021-03-05 01:10:23 +03:00
|
|
|
SysBusESPState *sysbus = SYSBUS_ESP(dev);
|
2021-03-05 01:10:24 +03:00
|
|
|
ESPState *s = ESP(&sysbus->esp);
|
|
|
|
|
|
|
|
esp_hard_reset(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sysbus_esp_init(Object *obj)
|
|
|
|
{
|
|
|
|
SysBusESPState *sysbus = SYSBUS_ESP(obj);
|
|
|
|
|
|
|
|
object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
|
2012-07-09 14:02:28 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_sysbus_esp_scsi = {
|
|
|
|
.name = "sysbusespscsi",
|
2021-03-05 01:10:25 +03:00
|
|
|
.version_id = 2,
|
scsi: esp: Defer command completion until previous interrupts have been handled
The guest OS reads RSTAT, RSEQ, and RINTR, and expects those registers
to reflect a consistent state. However, it is possible that the registers
can change after RSTAT was read, but before RINTR is read, when
esp_command_complete() is called.
Guest OS qemu
-------- ----
[handle interrupt]
Read RSTAT
esp_command_complete()
RSTAT = STAT_ST
esp_dma_done()
RSTAT |= STAT_TC
RSEQ = 0
RINTR = INTR_BS
Read RSEQ
Read RINTR RINTR = 0
RSTAT &= ~STAT_TC
RSEQ = SEQ_CD
The guest OS would then try to handle INTR_BS combined with an old
value of RSTAT. This sometimes resulted in lost events, spurious
interrupts, guest OS confusion, and stalled SCSI operations.
A typical guest error log (observed with various versions of Linux)
looks as follows.
scsi host1: Spurious irq, sreg=13.
...
scsi host1: Aborting command [84531f10:2a]
scsi host1: Current command [f882eea8:35]
scsi host1: Queued command [84531f10:2a]
scsi host1: Active command [f882eea8:35]
scsi host1: Dumping command log
scsi host1: ent[15] CMD val[44] sreg[90] seqreg[00] sreg2[00] ireg[20] ss[00] event[0c]
scsi host1: ent[16] CMD val[01] sreg[90] seqreg[00] sreg2[00] ireg[20] ss[02] event[0c]
scsi host1: ent[17] CMD val[43] sreg[90] seqreg[00] sreg2[00] ireg[20] ss[02] event[0c]
scsi host1: ent[18] EVENT val[0d] sreg[92] seqreg[04] sreg2[00] ireg[18] ss[00] event[0c]
...
Defer handling command completion until previous interrupts have been
handled to fix the problem.
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
2018-11-29 20:17:42 +03:00
|
|
|
.minimum_version_id = 1,
|
2021-04-07 15:48:42 +03:00
|
|
|
.pre_save = esp_pre_save,
|
2023-12-21 06:16:32 +03:00
|
|
|
.fields = (const VMStateField[]) {
|
2021-03-05 01:10:25 +03:00
|
|
|
VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
|
2012-07-09 14:02:28 +04:00
|
|
|
VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
2012-01-24 23:12:29 +04:00
|
|
|
};
|
|
|
|
|
2012-07-09 14:02:28 +04:00
|
|
|
static void sysbus_esp_class_init(ObjectClass *klass, void *data)
|
2012-01-24 23:12:29 +04:00
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-24 23:12:29 +04:00
|
|
|
|
2013-07-01 14:18:35 +04:00
|
|
|
dc->realize = sysbus_esp_realize;
|
2012-07-09 14:02:28 +04:00
|
|
|
dc->reset = sysbus_esp_hard_reset;
|
|
|
|
dc->vmsd = &vmstate_sysbus_esp_scsi;
|
2013-07-29 18:17:45 +04:00
|
|
|
set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
|
2012-01-24 23:12:29 +04:00
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:59 +03:00
|
|
|
static void esp_finalize(Object *obj)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(obj);
|
|
|
|
|
|
|
|
fifo8_destroy(&s->fifo);
|
2021-03-05 01:11:00 +03:00
|
|
|
fifo8_destroy(&s->cmdfifo);
|
2021-03-05 01:10:59 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void esp_init(Object *obj)
|
|
|
|
{
|
|
|
|
ESPState *s = ESP(obj);
|
|
|
|
|
|
|
|
fifo8_create(&s->fifo, ESP_FIFO_SZ);
|
2021-03-05 01:11:00 +03:00
|
|
|
fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
|
2021-03-05 01:10:59 +03:00
|
|
|
}
|
|
|
|
|
2021-03-05 01:10:24 +03:00
|
|
|
static void esp_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
/* internal device for sysbusesp/pciespscsi, not user-creatable */
|
|
|
|
dc->user_creatable = false;
|
|
|
|
set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
|
|
|
|
}
|
|
|
|
|
2024-01-12 15:54:19 +03:00
|
|
|
static const TypeInfo esp_info_types[] = {
|
|
|
|
{
|
|
|
|
.name = TYPE_SYSBUS_ESP,
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_init = sysbus_esp_init,
|
|
|
|
.instance_size = sizeof(SysBusESPState),
|
|
|
|
.class_init = sysbus_esp_class_init,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = TYPE_ESP,
|
|
|
|
.parent = TYPE_DEVICE,
|
|
|
|
.instance_init = esp_init,
|
|
|
|
.instance_finalize = esp_finalize,
|
|
|
|
.instance_size = sizeof(ESPState),
|
|
|
|
.class_init = esp_class_init,
|
|
|
|
},
|
2021-03-05 01:10:24 +03:00
|
|
|
};
|
|
|
|
|
2024-01-12 15:54:19 +03:00
|
|
|
DEFINE_TYPES(esp_info_types)
|