1998-08-15 20:50:07 +04:00
|
|
|
/* $NetBSD: elink3reg.h,v 1.17 1998/08/15 16:50:07 thorpej Exp $ */
|
1994-10-27 07:14:23 +03:00
|
|
|
|
1993-12-14 07:26:45 +03:00
|
|
|
/*
|
1996-05-10 09:27:53 +04:00
|
|
|
* Copyright (c) 1995 Herb Peyerl <hpeyerl@beer.org>
|
1993-12-14 07:26:45 +03:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
1995-04-27 18:50:58 +04:00
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
|
|
* must display the following acknowledgement:
|
|
|
|
* This product includes software developed by Herb Peyerl.
|
|
|
|
* 4. The name of Herb Peyerl may not be used to endorse or promote products
|
|
|
|
* derived from this software without specific prior written permission.
|
1993-12-14 07:26:45 +03:00
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|
|
|
* OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
|
|
* IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
1995-04-27 18:50:58 +04:00
|
|
|
*
|
1993-12-14 07:26:45 +03:00
|
|
|
*/
|
1994-04-15 14:51:28 +04:00
|
|
|
|
|
|
|
/*
|
1993-12-14 07:26:45 +03:00
|
|
|
* These define the EEPROM data structure. They are used in the probe
|
|
|
|
* function to verify the existance of the adapter after having sent
|
|
|
|
* the ID_Sequence.
|
|
|
|
*
|
|
|
|
* There are others but only the ones we use are defined here.
|
1994-04-15 14:51:28 +04:00
|
|
|
*/
|
1993-12-14 07:26:45 +03:00
|
|
|
#define EEPROM_NODE_ADDR_0 0x0 /* Word */
|
|
|
|
#define EEPROM_NODE_ADDR_1 0x1 /* Word */
|
|
|
|
#define EEPROM_NODE_ADDR_2 0x2 /* Word */
|
|
|
|
#define EEPROM_PROD_ID 0x3 /* 0x9[0-f]50 */
|
|
|
|
#define EEPROM_MFG_ID 0x7 /* 0x6d50 */
|
|
|
|
#define EEPROM_ADDR_CFG 0x8 /* Base addr */
|
|
|
|
#define EEPROM_RESOURCE_CFG 0x9 /* IRQ. Bits 12-15 */
|
|
|
|
|
1994-04-15 14:51:28 +04:00
|
|
|
/*
|
|
|
|
* These are the registers for the 3Com 3c509 and their bit patterns when
|
|
|
|
* applicable. They have been taken out the the "EtherLink III Parallel
|
|
|
|
* Tasking EISA and ISA Technical Reference" "Beta Draft 10/30/92" manual
|
|
|
|
* from 3com.
|
|
|
|
*/
|
1993-12-14 07:26:45 +03:00
|
|
|
#define EP_COMMAND 0x0e /* Write. BASE+0x0e is always a command reg. */
|
|
|
|
#define EP_STATUS 0x0e /* Read. BASE+0x0e is always status reg. */
|
|
|
|
#define EP_WINDOW 0x0f /* Read. BASE+0x0f is always window reg. */
|
1994-04-15 14:51:28 +04:00
|
|
|
|
1993-12-14 07:26:45 +03:00
|
|
|
/*
|
|
|
|
* Window 0 registers. Setup.
|
|
|
|
*/
|
|
|
|
/* Write */
|
|
|
|
#define EP_W0_EEPROM_DATA 0x0c
|
|
|
|
#define EP_W0_EEPROM_COMMAND 0x0a
|
|
|
|
#define EP_W0_RESOURCE_CFG 0x08
|
|
|
|
#define EP_W0_ADDRESS_CFG 0x06
|
|
|
|
#define EP_W0_CONFIG_CTRL 0x04
|
|
|
|
/* Read */
|
|
|
|
#define EP_W0_PRODUCT_ID 0x02
|
|
|
|
#define EP_W0_MFG_ID 0x00
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Window 1 registers. Operating Set.
|
|
|
|
*/
|
|
|
|
/* Write */
|
|
|
|
#define EP_W1_TX_PIO_WR_2 0x02
|
|
|
|
#define EP_W1_TX_PIO_WR_1 0x00
|
|
|
|
/* Read */
|
|
|
|
#define EP_W1_FREE_TX 0x0c
|
|
|
|
#define EP_W1_TX_STATUS 0x0b /* byte */
|
|
|
|
#define EP_W1_TIMER 0x0a /* byte */
|
|
|
|
#define EP_W1_RX_STATUS 0x08
|
|
|
|
#define EP_W1_RX_PIO_RD_2 0x02
|
|
|
|
#define EP_W1_RX_PIO_RD_1 0x00
|
|
|
|
|
1998-08-15 12:28:22 +04:00
|
|
|
/*
|
|
|
|
* Special registers used by the RoadRunner. These are used to program
|
|
|
|
* a FIFO buffer to reduce the PCMCIA->PCI bridge latency during PIO.
|
|
|
|
*/
|
|
|
|
#define EP_W1_RUNNER_RDCTL 0x16
|
|
|
|
#define EP_W1_RUNNER_WRCTL 0x1c
|
|
|
|
|
1993-12-14 07:26:45 +03:00
|
|
|
/*
|
|
|
|
* Window 2 registers. Station Address Setup/Read
|
|
|
|
*/
|
|
|
|
/* Read/Write */
|
1996-09-29 15:19:42 +04:00
|
|
|
#define EP_W2_RECVMASK_0 0x06
|
1993-12-14 07:26:45 +03:00
|
|
|
#define EP_W2_ADDR_5 0x05
|
|
|
|
#define EP_W2_ADDR_4 0x04
|
|
|
|
#define EP_W2_ADDR_3 0x03
|
|
|
|
#define EP_W2_ADDR_2 0x02
|
|
|
|
#define EP_W2_ADDR_1 0x01
|
|
|
|
#define EP_W2_ADDR_0 0x00
|
|
|
|
|
|
|
|
/*
|
1996-12-29 13:21:48 +03:00
|
|
|
* Window 3 registers. Configuration and FIFO Management.
|
1993-12-14 07:26:45 +03:00
|
|
|
*/
|
|
|
|
/* Read */
|
|
|
|
#define EP_W3_FREE_TX 0x0c
|
|
|
|
#define EP_W3_FREE_RX 0x0a
|
1996-12-29 13:21:48 +03:00
|
|
|
/* Read/Write, at least on busmastering cards. */
|
|
|
|
#define EP_W3_INTERNAL_CONFIG 0x00 /* 32 bits */
|
|
|
|
#define EP_W3_OTHER_INT 0x04 /* 8 bits */
|
|
|
|
#define EP_W3_PIO_RESERVED 0x05 /* 8 bits */
|
|
|
|
#define EP_W3_MAC_CONTROL 0x06 /* 16 bits */
|
|
|
|
#define EP_W3_RESET_OPTIONS 0x08 /* 16 bits */
|
1993-12-14 07:26:45 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Window 4 registers. Diagnostics.
|
|
|
|
*/
|
|
|
|
/* Read/Write */
|
|
|
|
#define EP_W4_MEDIA_TYPE 0x0a
|
|
|
|
#define EP_W4_CTRLR_STATUS 0x08
|
|
|
|
#define EP_W4_NET_DIAG 0x06
|
|
|
|
#define EP_W4_FIFO_DIAG 0x04
|
|
|
|
#define EP_W4_HOST_DIAG 0x02
|
|
|
|
#define EP_W4_TX_DIAG 0x00
|
|
|
|
|
1998-08-12 22:51:52 +04:00
|
|
|
/*
|
|
|
|
* Window 4 offset 8 is the PHY Management register on the
|
|
|
|
* 3c90x.
|
|
|
|
*/
|
|
|
|
#define EP_W4_BOOM_PHYSMGMT 0x08
|
|
|
|
#define PHYSMGMT_CLK 0x0001
|
|
|
|
#define PHYSMGMT_DATA 0x0002
|
|
|
|
#define PHYSMGMT_DIR 0x0004
|
|
|
|
|
1993-12-14 07:26:45 +03:00
|
|
|
/*
|
|
|
|
* Window 5 Registers. Results and Internal status.
|
|
|
|
*/
|
|
|
|
/* Read */
|
|
|
|
#define EP_W5_READ_0_MASK 0x0c
|
|
|
|
#define EP_W5_INTR_MASK 0x0a
|
|
|
|
#define EP_W5_RX_FILTER 0x08
|
|
|
|
#define EP_W5_RX_EARLY_THRESH 0x06
|
|
|
|
#define EP_W5_TX_AVAIL_THRESH 0x02
|
|
|
|
#define EP_W5_TX_START_THRESH 0x00
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Window 6 registers. Statistics.
|
|
|
|
*/
|
|
|
|
/* Read/Write */
|
|
|
|
#define TX_TOTAL_OK 0x0c
|
|
|
|
#define RX_TOTAL_OK 0x0a
|
|
|
|
#define TX_DEFERRALS 0x08
|
|
|
|
#define RX_FRAMES_OK 0x07
|
|
|
|
#define TX_FRAMES_OK 0x06
|
|
|
|
#define RX_OVERRUNS 0x05
|
|
|
|
#define TX_COLLISIONS 0x04
|
|
|
|
#define TX_AFTER_1_COLLISION 0x03
|
|
|
|
#define TX_AFTER_X_COLLISIONS 0x02
|
|
|
|
#define TX_NO_SQE 0x01
|
|
|
|
#define TX_CD_LOST 0x00
|
|
|
|
|
1996-09-29 15:19:42 +04:00
|
|
|
/*
|
|
|
|
* Window 7 registers.
|
|
|
|
* Address and length for a single bus-master DMA transfer.
|
|
|
|
*/
|
|
|
|
#define EP_W7_MASTER_ADDDRES 0x00
|
|
|
|
#define EP_W7_RX_ERROR 0x04
|
|
|
|
#define EP_W7_MASTER_LEN 0x06
|
|
|
|
#define EP_W7_RX_STATUS 0x08
|
|
|
|
#define EP_W7_TIMER 0x0a
|
|
|
|
#define EP_W7_TX_STATUS 0x0b
|
|
|
|
#define EP_W7_MASTER_STATUS 0x0c
|
|
|
|
|
1994-04-15 14:51:28 +04:00
|
|
|
/*
|
1993-12-14 07:26:45 +03:00
|
|
|
* Register definitions.
|
1994-04-15 14:51:28 +04:00
|
|
|
*/
|
1993-12-14 07:26:45 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Command register. All windows.
|
|
|
|
*
|
|
|
|
* 16 bit register.
|
|
|
|
* 15-11: 5-bit code for command to be executed.
|
|
|
|
* 10-0: 11-bit arg if any. For commands with no args;
|
|
|
|
* this can be set to anything.
|
|
|
|
*/
|
|
|
|
#define GLOBAL_RESET (u_short) 0x0000 /* Wait at least 1ms after issuing */
|
|
|
|
#define WINDOW_SELECT (u_short) (0x1<<11)
|
|
|
|
#define START_TRANSCEIVER (u_short) (0x2<<11) /* Read ADDR_CFG reg to determine
|
|
|
|
whether this is needed. If so;
|
|
|
|
wait 800 uSec before using trans-
|
|
|
|
ceiver. */
|
|
|
|
#define RX_DISABLE (u_short) (0x3<<11) /* state disabled on power-up */
|
|
|
|
#define RX_ENABLE (u_short) (0x4<<11)
|
|
|
|
#define RX_RESET (u_short) (0x5<<11)
|
|
|
|
#define RX_DISCARD_TOP_PACK (u_short) (0x8<<11)
|
|
|
|
#define TX_ENABLE (u_short) (0x9<<11)
|
|
|
|
#define TX_DISABLE (u_short) (0xa<<11)
|
|
|
|
#define TX_RESET (u_short) (0xb<<11)
|
|
|
|
#define REQ_INTR (u_short) (0xc<<11)
|
1994-04-15 14:51:28 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The following C_* acknowledge the various interrupts.
|
|
|
|
* Some of them don't do anything. See the manual.
|
|
|
|
*/
|
1997-04-08 03:49:47 +04:00
|
|
|
#define ACK_INTR (u_short) (0xd << 11)
|
1994-04-15 14:51:28 +04:00
|
|
|
# define C_INTR_LATCH (u_short) (ACK_INTR|0x01)
|
|
|
|
# define C_CARD_FAILURE (u_short) (ACK_INTR|0x02)
|
|
|
|
# define C_TX_COMPLETE (u_short) (ACK_INTR|0x04)
|
|
|
|
# define C_TX_AVAIL (u_short) (ACK_INTR|0x08)
|
1993-12-14 07:26:45 +03:00
|
|
|
# define C_RX_COMPLETE (u_short) (ACK_INTR|0x10)
|
|
|
|
# define C_RX_EARLY (u_short) (ACK_INTR|0x20)
|
|
|
|
# define C_INT_RQD (u_short) (ACK_INTR|0x40)
|
|
|
|
# define C_UPD_STATS (u_short) (ACK_INTR|0x80)
|
1997-04-08 03:49:47 +04:00
|
|
|
|
1994-04-15 14:51:28 +04:00
|
|
|
#define SET_INTR_MASK (u_short) (0x0e<<11)
|
1997-04-08 03:49:47 +04:00
|
|
|
|
|
|
|
/* busmastering-cards only? */
|
|
|
|
#define STATUS_ENABLE (u_short) (0xf<<11)
|
|
|
|
|
1994-04-15 14:51:28 +04:00
|
|
|
#define SET_RD_0_MASK (u_short) (0x0f<<11)
|
1997-04-08 03:49:47 +04:00
|
|
|
|
1993-12-14 07:26:45 +03:00
|
|
|
#define SET_RX_FILTER (u_short) (0x10<<11)
|
1994-04-15 14:51:28 +04:00
|
|
|
# define FIL_INDIVIDUAL (u_short) (0x01)
|
|
|
|
# define FIL_MULTICAST (u_short) (0x02)
|
|
|
|
# define FIL_BRDCST (u_short) (0x04)
|
|
|
|
# define FIL_PROMISC (u_short) (0x08)
|
1997-04-08 03:49:47 +04:00
|
|
|
|
1993-12-14 07:26:45 +03:00
|
|
|
#define SET_RX_EARLY_THRESH (u_short) (0x11<<11)
|
|
|
|
#define SET_TX_AVAIL_THRESH (u_short) (0x12<<11)
|
|
|
|
#define SET_TX_START_THRESH (u_short) (0x13<<11)
|
1996-12-29 16:25:23 +03:00
|
|
|
#define START_DMA (u_short) (0x14<<11) /* busmaster-only */
|
1997-04-08 03:49:47 +04:00
|
|
|
# define START_DMA_TX (START_DMA | 0x0)) /* busmaster-only */
|
|
|
|
# define START_DMA_RX (START_DMA | 0x1) /* busmaster-only */
|
1993-12-14 07:26:45 +03:00
|
|
|
#define STATS_ENABLE (u_short) (0x15<<11)
|
|
|
|
#define STATS_DISABLE (u_short) (0x16<<11)
|
|
|
|
#define STOP_TRANSCEIVER (u_short) (0x17<<11)
|
|
|
|
|
1996-12-29 16:25:23 +03:00
|
|
|
/* Only on adapters that support power management: */
|
|
|
|
#define POWERUP (u_short) (0x1b<<11)
|
|
|
|
#define POWERDOWN (u_short) (0x1c<<11)
|
|
|
|
#define POWERAUTO (u_short) (0x1d<<11)
|
|
|
|
|
|
|
|
|
|
|
|
|
Fix for hanging 3com ``large packet'' (100Mbit) Etherlink-III devices:
* Add a slot in the softc, ep_pktlenshift, to indicate that
a board implements ``large packets'' (FDDI-sized frames) and
therefore implicitly shifts the argument to packet-length commands
by two bits to fit a 13-bit length in an 11-bit command argument field.
* Change the reset of station-mask filterto be independent of bus-type
(e.g.,. for 3c515)
* Replace the "2044" constant used to disable TX threshold interrupts
on 3c509-generation cards with a #define. Use 2047 instead,
since that works on the large-packet cards (Vortex, Demon, Boomerang)
and 2044 doesn't.
* Add code to epconfing to probe for large-packet support,
set the softc appropriately, and shift packet sizes in commands
by ep_pktlenshift to compensate for the implicit shift.
* Tweak the epconfig() code to avoid hanging on startup.
Set the Tx threshold to interrupt when there's space for
a maximal-sized ether frame, then do epinit() then epstop(),
instead of just the Tx and Rx reset. Required on at least a 3c595.
Tested on a 3c595, but not on 3c509-generation hardware.
1996-11-18 02:58:29 +03:00
|
|
|
/*
|
|
|
|
* Command parameter that disables threshold interrupts
|
|
|
|
* PIO (3c509) cards use 2044. The fifo word-oriented and 2044--2047 work.
|
|
|
|
* "busmastering" cards need 8188.
|
|
|
|
* The implicit two-bit upshift done by busmastering cards means
|
|
|
|
* a value of 2047 disables threshold interrupts on both.
|
|
|
|
*/
|
|
|
|
#define EP_THRESH_DISABLE 2047
|
|
|
|
|
|
|
|
|
1993-12-14 07:26:45 +03:00
|
|
|
/*
|
|
|
|
* Status register. All windows.
|
|
|
|
*
|
|
|
|
* 15-13: Window number(0-7).
|
|
|
|
* 12: Command_in_progress.
|
1996-12-29 13:21:48 +03:00
|
|
|
* 11: reserved / DMA in progress on busmaster cards.
|
1993-12-14 07:26:45 +03:00
|
|
|
* 10: reserved.
|
|
|
|
* 9: reserved.
|
1996-12-29 13:21:48 +03:00
|
|
|
* 8: reserved / DMA done on busmaster cards.
|
1993-12-14 07:26:45 +03:00
|
|
|
* 7: Update Statistics.
|
|
|
|
* 6: Interrupt Requested.
|
|
|
|
* 5: RX Early.
|
|
|
|
* 4: RX Complete.
|
|
|
|
* 3: TX Available.
|
|
|
|
* 2: TX Complete.
|
|
|
|
* 1: Adapter Failure.
|
|
|
|
* 0: Interrupt Latch.
|
|
|
|
*/
|
1994-04-15 14:51:28 +04:00
|
|
|
#define S_INTR_LATCH (u_short) (0x0001)
|
|
|
|
#define S_CARD_FAILURE (u_short) (0x0002)
|
|
|
|
#define S_TX_COMPLETE (u_short) (0x0004)
|
|
|
|
#define S_TX_AVAIL (u_short) (0x0008)
|
|
|
|
#define S_RX_COMPLETE (u_short) (0x0010)
|
|
|
|
#define S_RX_EARLY (u_short) (0x0020)
|
|
|
|
#define S_INT_RQD (u_short) (0x0040)
|
|
|
|
#define S_UPD_STATS (u_short) (0x0080)
|
1996-12-29 13:21:48 +03:00
|
|
|
#define S_DMA_DONE (u_short) (0x0100) /* DMA cards only */
|
|
|
|
#define S_DMA_IN_PROGRESS (u_short) (0x0800) /* DMA cards only */
|
1993-12-14 07:26:45 +03:00
|
|
|
#define S_COMMAND_IN_PROGRESS (u_short) (0x1000)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* FIFO Registers. RX Status.
|
|
|
|
*
|
|
|
|
* 15: Incomplete or FIFO empty.
|
|
|
|
* 14: 1: Error in RX Packet 0: Incomplete or no error.
|
1994-07-02 03:08:11 +04:00
|
|
|
* 14-11: Type of error. [14-11]
|
1993-12-14 07:26:45 +03:00
|
|
|
* 1000 = Overrun.
|
|
|
|
* 1011 = Run Packet Error.
|
|
|
|
* 1100 = Alignment Error.
|
|
|
|
* 1101 = CRC Error.
|
|
|
|
* 1001 = Oversize Packet Error (>1514 bytes)
|
|
|
|
* 0010 = Dribble Bits.
|
|
|
|
* (all other error codes, no errors.)
|
|
|
|
*
|
|
|
|
* 10-0: RX Bytes (0-1514)
|
|
|
|
*/
|
|
|
|
#define ERR_INCOMPLETE (u_short) (0x8000)
|
|
|
|
#define ERR_RX (u_short) (0x4000)
|
1994-07-02 03:08:11 +04:00
|
|
|
#define ERR_MASK (u_short) (0x7800)
|
|
|
|
#define ERR_OVERRUN (u_short) (0x4000)
|
|
|
|
#define ERR_RUNT (u_short) (0x5800)
|
|
|
|
#define ERR_ALIGNMENT (u_short) (0x6000)
|
|
|
|
#define ERR_CRC (u_short) (0x6800)
|
|
|
|
#define ERR_OVERSIZE (u_short) (0x4800)
|
|
|
|
#define ERR_DRIBBLE (u_short) (0x1000)
|
1993-12-14 07:26:45 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* TX Status
|
|
|
|
*
|
|
|
|
* Reports the transmit status of a completed transmission. Writing this
|
|
|
|
* register pops the transmit completion stack.
|
|
|
|
*
|
|
|
|
* Window 1/Port 0x0b.
|
|
|
|
*
|
|
|
|
* 7: Complete
|
|
|
|
* 6: Interrupt on successful transmission requested.
|
|
|
|
* 5: Jabber Error (TP Only, TX Reset required. )
|
|
|
|
* 4: Underrun (TX Reset required. )
|
|
|
|
* 3: Maximum Collisions.
|
|
|
|
* 2: TX Status Overflow.
|
|
|
|
* 1-0: Undefined.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#define TXS_COMPLETE 0x80
|
|
|
|
#define TXS_INTR_REQ 0x40
|
|
|
|
#define TXS_JABBER 0x20
|
|
|
|
#define TXS_UNDERRUN 0x10
|
1994-04-15 14:51:28 +04:00
|
|
|
#define TXS_MAX_COLLISION 0x08
|
|
|
|
#define TXS_STATUS_OVERFLOW 0x04
|
1993-12-14 07:26:45 +03:00
|
|
|
|
1997-04-08 03:49:47 +04:00
|
|
|
/*
|
|
|
|
* RX status
|
|
|
|
* Window 1/Port 0x08.
|
|
|
|
*/
|
|
|
|
#define RX_BYTES_MASK (u_short) (0x07ff)
|
|
|
|
|
1996-12-29 13:21:48 +03:00
|
|
|
/*
|
|
|
|
* Internal Config and MAC control (Window 3)
|
|
|
|
* Window 3 / Port 0: 32-bit internal config register:
|
|
|
|
* bits 0-2: fifo buffer ram size
|
|
|
|
* 3: ram width (word/byte) (ro)
|
|
|
|
* 4-5: ram speed
|
|
|
|
* 6-7: rom size
|
|
|
|
* 8-15: reserved
|
|
|
|
*
|
|
|
|
* 16-17: ram split (5:3, 3:1, or 1:1).
|
|
|
|
* 18-19: reserved
|
|
|
|
* 20-22: selected media type
|
|
|
|
* 21: unused
|
|
|
|
* 24: (nonvolatile) driver should autoselect media
|
|
|
|
* 25-31: reseerved
|
|
|
|
*
|
|
|
|
* The low-order 16 bits should generally not be changed by software.
|
|
|
|
* Offsets defined for two 16-bit words, to help out 16-bit busses.
|
|
|
|
*/
|
|
|
|
#define CONFIG_RAMSIZE (u_short) 0x0007
|
|
|
|
#define CONFIG_RAMSIZE_SHIFT (u_short) 0
|
|
|
|
|
|
|
|
#define CONFIG_RAMWIDTH (u_short) 0x0008
|
|
|
|
#define CONFIG_RAMWIDTH_SHIFT (u_short) 3
|
|
|
|
|
|
|
|
#define CONFIG_RAMSPEED (u_short) 0x0030
|
|
|
|
#define CONFIG_RAMSPEED_SHIFT (u_short) 4
|
|
|
|
#define CONFIG_ROMSIZE (u_short) 0x00c0
|
|
|
|
#define CONFIG_ROMSIZE_SHIFT (u_short) 6
|
|
|
|
|
|
|
|
/* Window 3/port 2 */
|
|
|
|
#define CONFIG_RAMSPLIT (u_short) 0x0003
|
|
|
|
#define CONFIG_RAMSPLIT_SHIFT (u_short) 0
|
|
|
|
#define CONFIG_MEDIAMASK (u_short) 0x0070
|
|
|
|
#define CONFIG_MEDIAMASK_SHIFT (u_short) 4
|
|
|
|
|
1997-04-08 03:49:47 +04:00
|
|
|
/* Active media in EP_W3_RESET_OPTIONS mediamask bits */
|
|
|
|
|
|
|
|
#define EPMEDIA_10BASE_T (u_short) 0x00
|
|
|
|
#define EPMEDIA_AUI (u_short) 0x01
|
|
|
|
#define EPMEDIA_RESV1 (u_short) 0x02
|
|
|
|
#define EPMEDIA_10BASE_2 (u_short) 0x03
|
|
|
|
#define EPMEDIA_100BASE_TX (u_short) 0x04
|
|
|
|
#define EPMEDIA_100BASE_FX (u_short) 0x05
|
|
|
|
#define EPMEDIA_MII (u_short) 0x06
|
|
|
|
#define EPMEDIA_100BASE_T4 (u_short) 0x07
|
1996-12-29 13:21:48 +03:00
|
|
|
|
|
|
|
|
|
|
|
#define CONFIG_AUTOSELECT (u_short) 0x0100
|
|
|
|
#define CONFIG_AUTOSELECT_SHIFT (u_short) 8
|
|
|
|
|
1997-04-08 03:49:47 +04:00
|
|
|
/*
|
1998-08-15 20:47:30 +04:00
|
|
|
* RESET_OPTIONS (Window 3, on Demon/Vortex/Bomerang only)
|
1997-04-08 03:49:47 +04:00
|
|
|
* also mapped to PCI configuration space on PCI adaptors.
|
|
|
|
*
|
|
|
|
* (same register as Vortex EP_W3_RESET_OPTIONS, mapped to pci-config space)
|
|
|
|
*/
|
|
|
|
#define EP_PCI_100BASE_T4 (1<<0)
|
|
|
|
#define EP_PCI_100BASE_TX (1<<1)
|
|
|
|
#define EP_PCI_100BASE_FX (1<<2)
|
|
|
|
#define EP_PCI_10BASE_T (1<<3)
|
|
|
|
#define EP_PCI_BNC (1<<4)
|
|
|
|
#define EP_PCI_AUI (1<<5)
|
|
|
|
#define EP_PCI_100BASE_MII (1<<6)
|
|
|
|
#define EP_PCI_INTERNAL_VCO (1<<8)
|
|
|
|
|
1998-08-12 22:51:52 +04:00
|
|
|
#define EP_PCI_MEDIAMASK (EP_PCI_100BASE_T4|EP_PCI_100BASE_TX| \
|
|
|
|
EP_PCI_100BASE_FX|EP_PCI_10BASE_T| \
|
|
|
|
EP_PCI_BNC|EP_PCI_AUI|EP_PCI_100BASE_MII)
|
|
|
|
|
1998-08-15 20:50:07 +04:00
|
|
|
#define EP_RUNNER_ENABLE_MII 0x8000
|
|
|
|
|
1994-12-10 17:52:02 +03:00
|
|
|
/*
|
|
|
|
* FIFO Status (Window 4)
|
|
|
|
*
|
|
|
|
* Supports FIFO diagnostics
|
|
|
|
*
|
|
|
|
* Window 4/Port 0x04.1
|
|
|
|
*
|
|
|
|
* 15: 1=RX receiving (RO). Set when a packet is being received
|
|
|
|
* into the RX FIFO.
|
|
|
|
* 14: Reserved
|
|
|
|
* 13: 1=RX underrun (RO). Generates Adapter Failure interrupt.
|
|
|
|
* Requires RX Reset or Global Reset command to recover.
|
|
|
|
* It is generated when you read past the end of a packet -
|
|
|
|
* reading past what has been received so far will give bad
|
|
|
|
* data.
|
|
|
|
* 12: 1=RX status overrun (RO). Set when there are already 8
|
|
|
|
* packets in the RX FIFO. While this bit is set, no additional
|
|
|
|
* packets are received. Requires no action on the part of
|
|
|
|
* the host. The condition is cleared once a packet has been
|
|
|
|
* read out of the RX FIFO.
|
|
|
|
* 11: 1=RX overrun (RO). Set when the RX FIFO is full (there
|
|
|
|
* may not be an overrun packet yet). While this bit is set,
|
|
|
|
* no additional packets will be received (some additional
|
|
|
|
* bytes can still be pending between the wire and the RX
|
|
|
|
* FIFO). Requires no action on the part of the host. The
|
|
|
|
* condition is cleared once a few bytes have been read out
|
|
|
|
* from the RX FIFO.
|
|
|
|
* 10: 1=TX overrun (RO). Generates adapter failure interrupt.
|
|
|
|
* Requires TX Reset or Global Reset command to recover.
|
|
|
|
* Disables Transmitter.
|
|
|
|
* 9-8: Unassigned.
|
|
|
|
* 7-0: Built in self test bits for the RX and TX FIFO's.
|
|
|
|
*/
|
|
|
|
#define FIFOS_RX_RECEIVING (u_short) 0x8000
|
|
|
|
#define FIFOS_RX_UNDERRUN (u_short) 0x2000
|
|
|
|
#define FIFOS_RX_STATUS_OVERRUN (u_short) 0x1000
|
|
|
|
#define FIFOS_RX_OVERRUN (u_short) 0x0800
|
|
|
|
#define FIFOS_TX_OVERRUN (u_short) 0x0400
|
|
|
|
|
1996-12-29 16:25:23 +03:00
|
|
|
/*
|
|
|
|
* ISA/eisa CONFIG_CNTRL media-present bits.
|
|
|
|
*/
|
1997-04-08 03:49:47 +04:00
|
|
|
#define EP_W0_CC_AUI (1<<13)
|
|
|
|
#define EP_W0_CC_BNC (1<<12)
|
|
|
|
#define EP_W0_CC_UTP (1<<9)
|
1998-08-12 22:51:52 +04:00
|
|
|
#define EP_W0_CC_MEDIAMASK (EP_W0_CC_AUI|EP_W0_CC_BNC|EP_W0_CC_UTP)
|
1996-12-29 16:25:23 +03:00
|
|
|
|
|
|
|
|
|
|
|
/* EEPROM state flags/commands */
|
1993-12-14 07:26:45 +03:00
|
|
|
#define EEPROM_BUSY (1<<15)
|
|
|
|
#define EEPROM_TST_MODE (1<<14)
|
|
|
|
#define READ_EEPROM (1<<7)
|
1996-12-29 16:25:23 +03:00
|
|
|
|
1997-04-08 03:49:47 +04:00
|
|
|
/* window 4, MEDIA_STATUS bits */
|
|
|
|
#define SQE_ENABLE 0x08 /* Enables SQE on AUI ports */
|
|
|
|
#define JABBER_GUARD_ENABLE 0x40
|
|
|
|
#define LINKBEAT_ENABLE 0x80
|
1993-12-14 07:26:45 +03:00
|
|
|
#define DISABLE_UTP 0x0
|
1997-04-08 03:49:47 +04:00
|
|
|
#define LINKBEAT_DETECT 0x800
|
1994-07-21 06:51:53 +04:00
|
|
|
|
1997-04-08 03:49:47 +04:00
|
|
|
/*
|
|
|
|
* Misc defines for various things.
|
|
|
|
*/
|
|
|
|
#define TAG_ADAPTER 0xd0
|
|
|
|
#define ACTIVATE_ADAPTER_TO_CONFIG 0xff
|
|
|
|
#define ENABLE_DRQ_IRQ 0x0001
|
|
|
|
#define MFG_ID 0x506d /* `TCM' */
|
1997-04-27 13:42:34 +04:00
|
|
|
#define PROD_ID_3C509 0x5090 /* 509[0-f] */
|
1997-04-08 03:49:47 +04:00
|
|
|
#define GO_WINDOW(x) bus_space_write_2(sc->sc_iot, \
|
|
|
|
sc->sc_ioh, EP_COMMAND, WINDOW_SELECT|x)
|
|
|
|
|
1996-11-22 07:48:26 +03:00
|
|
|
|
1996-12-29 16:25:23 +03:00
|
|
|
/* Used to probe for large-packet support. */
|
1996-11-22 07:48:26 +03:00
|
|
|
#define EP_LARGEWIN_PROBE EP_THRESH_DISABLE
|
|
|
|
#define EP_LARGEWIN_MASK 0xffc
|