2008-12-31 12:50:21 +03:00
|
|
|
/* $NetBSD: zs.c,v 1.40 2008/12/31 09:50:21 isaki Exp $ */
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
/*-
|
|
|
|
* Copyright (c) 1998 Minoura Makoto
|
|
|
|
* Copyright (c) 1996 The NetBSD Foundation, Inc.
|
|
|
|
* All rights reserved.
|
1996-05-05 16:17:03 +04:00
|
|
|
*
|
1998-08-05 20:08:33 +04:00
|
|
|
* This code is derived from software contributed to The NetBSD Foundation
|
|
|
|
* by Gordon W. Ross.
|
1996-05-05 16:17:03 +04:00
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
*
|
1998-08-05 20:08:33 +04:00
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
|
|
|
|
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
|
|
|
|
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
|
|
|
|
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
|
|
|
|
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Zilog Z8530 Dual UART driver (machine-dependent part)
|
1996-05-05 16:17:03 +04:00
|
|
|
*
|
1998-08-05 20:08:33 +04:00
|
|
|
* X68k uses one Z8530 built-in. Channel A is for RS-232C serial port;
|
|
|
|
* while channel B is dedicated to the mouse.
|
1999-03-16 19:30:16 +03:00
|
|
|
* Extra Z8530's can be installed for serial ports. This driver
|
|
|
|
* supports up to 5 chips including the built-in one.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
1998-07-05 02:18:13 +04:00
|
|
|
|
2003-07-15 05:44:50 +04:00
|
|
|
#include <sys/cdefs.h>
|
2008-12-31 12:50:21 +03:00
|
|
|
__KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.40 2008/12/31 09:50:21 isaki Exp $");
|
2003-07-15 05:44:50 +04:00
|
|
|
|
1996-05-05 16:17:03 +04:00
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/systm.h>
|
|
|
|
#include <sys/conf.h>
|
1998-08-05 20:08:33 +04:00
|
|
|
#include <sys/device.h>
|
1996-05-05 16:17:03 +04:00
|
|
|
#include <sys/file.h>
|
|
|
|
#include <sys/ioctl.h>
|
1998-08-05 20:08:33 +04:00
|
|
|
#include <sys/kernel.h>
|
|
|
|
#include <sys/proc.h>
|
1996-05-05 16:17:03 +04:00
|
|
|
#include <sys/tty.h>
|
|
|
|
#include <sys/time.h>
|
|
|
|
#include <sys/syslog.h>
|
2007-12-03 18:33:00 +03:00
|
|
|
#include <sys/cpu.h>
|
|
|
|
#include <sys/bus.h>
|
|
|
|
#include <sys/intr.h>
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
#include <arch/x68k/dev/intiovar.h>
|
1998-08-05 20:08:33 +04:00
|
|
|
#include <machine/z8530var.h>
|
1996-05-05 16:17:03 +04:00
|
|
|
|
|
|
|
#include <dev/ic/z8530reg.h>
|
|
|
|
|
2008-03-29 22:15:34 +03:00
|
|
|
#include "ioconf.h"
|
1998-08-05 20:08:33 +04:00
|
|
|
#include "zsc.h" /* NZSC */
|
1999-03-16 19:30:16 +03:00
|
|
|
#include "opt_zsc.h"
|
|
|
|
#ifndef ZSCN_SPEED
|
|
|
|
#define ZSCN_SPEED 9600
|
|
|
|
#endif
|
1998-08-05 20:08:33 +04:00
|
|
|
#include "zstty.h"
|
1996-05-05 16:17:03 +04:00
|
|
|
|
|
|
|
|
2005-01-18 10:12:15 +03:00
|
|
|
extern void Debugger(void);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Some warts needed by z8530tty.c -
|
|
|
|
* The default parity REALLY needs to be the same as the PROM uses,
|
|
|
|
* or you can not see messages done with printf during boot-up...
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
1998-08-05 20:08:33 +04:00
|
|
|
int zs_def_cflag = (CREAD | CS8 | HUPCL);
|
1999-03-16 19:30:16 +03:00
|
|
|
int zscn_def_cflag = (CREAD | CS8 | HUPCL);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* X68k provides a 5.0 MHz clock to the ZS chips.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
1999-03-16 19:30:16 +03:00
|
|
|
#define PCLK (5 * 1000 * 1000) /* PCLK pin input clock rate */
|
|
|
|
|
|
|
|
|
|
|
|
/* Default physical addresses. */
|
|
|
|
#define ZS_MAXDEV 5
|
|
|
|
static bus_addr_t zs_physaddr[ZS_MAXDEV] = {
|
|
|
|
0x00e98000,
|
|
|
|
0x00eafc00,
|
|
|
|
0x00eafc10,
|
|
|
|
0x00eafc20,
|
|
|
|
0x00eafc30
|
|
|
|
};
|
1998-08-05 20:08:33 +04:00
|
|
|
|
2008-03-29 22:15:34 +03:00
|
|
|
static uint8_t zs_init_reg[16] = {
|
1998-08-05 20:08:33 +04:00
|
|
|
0, /* 0: CMD (reset, etc.) */
|
|
|
|
0, /* 1: No interrupts yet. */
|
|
|
|
0x70, /* 2: XXX: IVECT */
|
|
|
|
ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
|
|
|
|
ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
|
|
|
|
ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
|
|
|
|
0, /* 6: TXSYNC/SYNCLO */
|
|
|
|
0, /* 7: RXSYNC/SYNCHI */
|
|
|
|
0, /* 8: alias for data port */
|
|
|
|
ZSWR9_MASTER_IE,
|
|
|
|
ZSWR10_NRZ, /*10: Misc. TX/RX control bits */
|
|
|
|
ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
|
1999-02-11 18:28:03 +03:00
|
|
|
((PCLK/32)/9600)-2, /*12: BAUDLO (default=9600) */
|
|
|
|
0, /*13: BAUDHI (default=9600) */
|
1998-08-05 20:08:33 +04:00
|
|
|
ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
|
1999-02-03 23:25:05 +03:00
|
|
|
ZSWR15_BREAK_IE,
|
1996-05-05 16:17:03 +04:00
|
|
|
};
|
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
static volatile struct zschan *conschan = 0;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
/****************************************************************
|
|
|
|
* Autoconfig
|
|
|
|
****************************************************************/
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
/* Definition of the driver for autoconfig. */
|
2008-03-29 22:15:34 +03:00
|
|
|
static int zs_match(device_t, cfdata_t, void *);
|
|
|
|
static void zs_attach(device_t, device_t, void *);
|
2005-01-18 10:12:15 +03:00
|
|
|
static int zs_print(void *, const char *name);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
2008-03-29 22:15:34 +03:00
|
|
|
CFATTACH_DECL_NEW(zsc, sizeof(struct zsc_softc),
|
2002-10-02 20:02:08 +04:00
|
|
|
zs_match, zs_attach, NULL, NULL);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
2005-01-18 10:12:15 +03:00
|
|
|
static int zshard(void *);
|
|
|
|
static int zs_get_speed(struct zs_chanstate *);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
|
|
|
|
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Is the zs chip present?
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
static int
|
2008-03-29 22:15:34 +03:00
|
|
|
zs_match(device_t parent, cfdata_t cf, void *aux)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
1999-03-16 19:30:16 +03:00
|
|
|
struct intio_attach_args *ia = aux;
|
2007-03-11 11:09:23 +03:00
|
|
|
struct zsdevice *zsaddr = (void *)ia->ia_addr;
|
1999-03-16 19:30:16 +03:00
|
|
|
int i;
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
if (strcmp(ia->ia_name, "zsc") != 0)
|
1999-03-16 19:30:16 +03:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
for (i = 0; i < ZS_MAXDEV; i++)
|
2007-03-11 11:09:23 +03:00
|
|
|
if (zsaddr == (void *)zs_physaddr[i]) /* XXX */
|
1999-03-16 19:30:16 +03:00
|
|
|
break;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
ia->ia_size = 8;
|
2007-03-11 11:09:23 +03:00
|
|
|
if (intio_map_allocate_region(parent, ia, INTIO_MAP_TESTONLY))
|
1999-03-16 19:30:16 +03:00
|
|
|
return 0;
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
if (zsaddr != (void *)zs_physaddr[i])
|
1999-03-16 19:30:16 +03:00
|
|
|
return 0;
|
2008-12-18 08:56:42 +03:00
|
|
|
if (badaddr((void *)IIOV(zsaddr)))
|
1996-05-05 16:17:03 +04:00
|
|
|
return 0;
|
1999-03-16 19:30:16 +03:00
|
|
|
|
|
|
|
return (1);
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Attach a found zs.
|
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
static void
|
2008-03-29 22:15:34 +03:00
|
|
|
zs_attach(device_t parent, device_t self, void *aux)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
2008-03-29 22:15:34 +03:00
|
|
|
struct zsc_softc *zsc = device_private(self);
|
1999-03-16 19:30:16 +03:00
|
|
|
struct intio_attach_args *ia = aux;
|
1998-08-05 20:08:33 +04:00
|
|
|
struct zsc_attach_args zsc_args;
|
1996-05-05 16:17:03 +04:00
|
|
|
volatile struct zschan *zc;
|
1998-06-30 15:59:09 +04:00
|
|
|
struct zs_chanstate *cs;
|
1999-03-16 19:30:16 +03:00
|
|
|
int r, s, zs_unit, channel;
|
1998-06-30 15:59:09 +04:00
|
|
|
|
2008-03-29 22:15:34 +03:00
|
|
|
zsc->zsc_dev = self;
|
|
|
|
aprint_normal("\n");
|
|
|
|
|
|
|
|
zs_unit = device_unit(self);
|
2007-03-11 11:09:23 +03:00
|
|
|
zsc->zsc_addr = (void *)ia->ia_addr;
|
1999-03-16 19:30:16 +03:00
|
|
|
|
|
|
|
ia->ia_size = 8;
|
2007-03-11 11:09:23 +03:00
|
|
|
r = intio_map_allocate_region(parent, ia, INTIO_MAP_ALLOCATE);
|
1999-03-16 19:30:16 +03:00
|
|
|
#ifdef DIAGNOSTIC
|
|
|
|
if (r)
|
2007-03-11 11:09:23 +03:00
|
|
|
panic("zs: intio IO map corruption");
|
1999-03-16 19:30:16 +03:00
|
|
|
#endif
|
1998-06-30 15:59:09 +04:00
|
|
|
|
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Initialize software state for each channel.
|
1998-06-30 15:59:09 +04:00
|
|
|
*/
|
1998-08-05 20:08:33 +04:00
|
|
|
for (channel = 0; channel < 2; channel++) {
|
2008-12-31 12:50:21 +03:00
|
|
|
device_t child;
|
1998-08-05 20:08:33 +04:00
|
|
|
|
|
|
|
zsc_args.channel = channel;
|
|
|
|
zsc_args.hwflags = 0;
|
|
|
|
cs = &zsc->zsc_cs_store[channel];
|
|
|
|
zsc->zsc_cs[channel] = cs;
|
|
|
|
|
2007-11-09 03:05:04 +03:00
|
|
|
zs_lock_init(cs);
|
1998-08-05 20:08:33 +04:00
|
|
|
cs->cs_channel = channel;
|
|
|
|
cs->cs_private = NULL;
|
|
|
|
cs->cs_ops = &zsops_null;
|
|
|
|
cs->cs_brg_clk = PCLK / 16;
|
|
|
|
|
|
|
|
if (channel == 0)
|
2008-12-18 08:56:42 +03:00
|
|
|
zc = (volatile void *)IIOV(&zsc->zsc_addr->zs_chan_a);
|
1998-08-05 20:08:33 +04:00
|
|
|
else
|
2008-12-18 08:56:42 +03:00
|
|
|
zc = (volatile void *)IIOV(&zsc->zsc_addr->zs_chan_b);
|
1998-08-05 20:08:33 +04:00
|
|
|
cs->cs_reg_csr = &zc->zc_csr;
|
|
|
|
cs->cs_reg_data = &zc->zc_data;
|
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
zs_init_reg[2] = ia->ia_intr;
|
2001-12-27 05:23:24 +03:00
|
|
|
memcpy(cs->cs_creg, zs_init_reg, 16);
|
|
|
|
memcpy(cs->cs_preg, zs_init_reg, 16);
|
1998-08-05 20:08:33 +04:00
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
if (zc == conschan) {
|
|
|
|
zsc_args.hwflags |= ZS_HWFLAG_CONSOLE;
|
|
|
|
cs->cs_defspeed = zs_get_speed(cs);
|
|
|
|
cs->cs_defcflag = zscn_def_cflag;
|
|
|
|
} else {
|
|
|
|
cs->cs_defspeed = 9600;
|
|
|
|
cs->cs_defcflag = zs_def_cflag;
|
|
|
|
}
|
1998-08-05 20:08:33 +04:00
|
|
|
|
|
|
|
/* Make these correspond to cs_defcflag (-crtscts) */
|
|
|
|
cs->cs_rr0_dcd = ZSRR0_DCD;
|
|
|
|
cs->cs_rr0_cts = 0;
|
|
|
|
cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
|
|
|
|
cs->cs_wr5_rts = 0;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-06-30 15:59:09 +04:00
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Clear the master interrupt enable.
|
|
|
|
* The INTENA is common to both channels,
|
|
|
|
* so just do it on the A channel.
|
1998-06-30 15:59:09 +04:00
|
|
|
*/
|
1998-08-05 20:08:33 +04:00
|
|
|
if (channel == 0) {
|
|
|
|
s = splzs();
|
|
|
|
zs_write_reg(cs, 9, 0);
|
|
|
|
splx(s);
|
1997-10-12 22:06:21 +04:00
|
|
|
}
|
1996-05-05 16:17:03 +04:00
|
|
|
|
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Look for a child driver for this channel.
|
|
|
|
* The child attach will setup the hardware.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
1998-08-05 20:08:33 +04:00
|
|
|
child = config_found(self, (void *)&zsc_args, zs_print);
|
1999-03-16 19:30:16 +03:00
|
|
|
#if ZSTTY > 0
|
|
|
|
if (zc == conschan &&
|
2008-03-29 22:15:34 +03:00
|
|
|
((child && strcmp(device_xname(child), "zstty0")) ||
|
1999-03-16 19:30:16 +03:00
|
|
|
child == NULL)) /* XXX */
|
2008-03-29 22:15:34 +03:00
|
|
|
panic("%s: console device mismatch", __func__);
|
1999-03-16 19:30:16 +03:00
|
|
|
#endif
|
1998-08-05 20:08:33 +04:00
|
|
|
if (child == NULL) {
|
|
|
|
/* No sub-driver. Just reset it. */
|
2008-03-29 22:15:34 +03:00
|
|
|
uint8_t reset = (channel == 0) ?
|
1998-08-05 20:08:33 +04:00
|
|
|
ZSWR9_A_RESET : ZSWR9_B_RESET;
|
|
|
|
s = splzs();
|
|
|
|
zs_write_reg(cs, 9, reset);
|
|
|
|
splx(s);
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
/*
|
|
|
|
* Now safe to install interrupt handlers.
|
|
|
|
*/
|
|
|
|
if (intio_intr_establish(ia->ia_intr, "zs", zshard, zsc))
|
2008-03-29 22:15:34 +03:00
|
|
|
panic("%s: interrupt vector busy", __func__);
|
2007-12-03 18:33:00 +03:00
|
|
|
zsc->zsc_softintr_cookie = softint_establish(SOFTINT_SERIAL,
|
2007-03-04 05:08:08 +03:00
|
|
|
(void (*)(void *))zsc_intr_soft, zsc);
|
1999-03-16 19:30:16 +03:00
|
|
|
/* XXX; evcnt_attach() ? */
|
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
/*
|
|
|
|
* Set the master interrupt enable and interrupt vector.
|
|
|
|
* (common to both channels, do it on A)
|
|
|
|
*/
|
|
|
|
cs = zsc->zsc_cs[0];
|
|
|
|
s = splzs();
|
|
|
|
/* interrupt vector */
|
1999-03-16 19:30:16 +03:00
|
|
|
zs_write_reg(cs, 2, ia->ia_intr);
|
1998-08-05 20:08:33 +04:00
|
|
|
/* master interrupt control (enable) */
|
|
|
|
zs_write_reg(cs, 9, zs_init_reg[9]);
|
|
|
|
splx(s);
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
static int
|
2005-01-18 10:12:15 +03:00
|
|
|
zs_print(void *aux, const char *name)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
1998-08-05 20:08:33 +04:00
|
|
|
struct zsc_attach_args *args = aux;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
if (name != NULL)
|
2003-01-01 05:31:13 +03:00
|
|
|
aprint_normal("%s: ", name);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
if (args->channel != -1)
|
2003-01-01 05:31:13 +03:00
|
|
|
aprint_normal(" channel %d", args->channel);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
return UNCONF;
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
1999-03-16 19:30:16 +03:00
|
|
|
* For x68k-port, we don't use autovectored interrupt.
|
|
|
|
* We do not need to look at all of the zs chips.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
static int
|
2005-01-18 10:12:15 +03:00
|
|
|
zshard(void *arg)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
2005-01-18 10:12:15 +03:00
|
|
|
struct zsc_softc *zsc = arg;
|
|
|
|
int rval;
|
1999-03-16 19:30:16 +03:00
|
|
|
int s;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
/*
|
|
|
|
* Actually, zs hardware ipl is 5.
|
|
|
|
* Here we disable all interrupts to shorten the zshard
|
2007-05-12 10:31:18 +04:00
|
|
|
* handling time. Otherwise, too many characters are
|
1999-03-16 19:30:16 +03:00
|
|
|
* dropped.
|
|
|
|
*/
|
|
|
|
s = splhigh();
|
|
|
|
rval = zsc_intr_hard(zsc);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
/* We are at splzs here, so no need to lock. */
|
1999-03-16 19:30:16 +03:00
|
|
|
if (zsc->zsc_cs[0]->cs_softreq || zsc->zsc_cs[1]->cs_softreq)
|
2007-12-03 18:33:00 +03:00
|
|
|
softint_schedule(zsc->zsc_softintr_cookie);
|
1999-03-16 19:30:16 +03:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
return (rval);
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Compute the current baud rate given a ZS channel.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
static int
|
2005-01-18 10:12:15 +03:00
|
|
|
zs_get_speed(struct zs_chanstate *cs)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
1998-08-05 20:08:33 +04:00
|
|
|
int tconst;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
tconst = zs_read_reg(cs, 12);
|
|
|
|
tconst |= zs_read_reg(cs, 13) << 8;
|
|
|
|
return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* MD functions for setting the baud rate and control modes.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
int
|
2005-01-18 10:12:15 +03:00
|
|
|
zs_set_speed(struct zs_chanstate *cs, int bps /* bits per second */)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
1998-08-05 20:08:33 +04:00
|
|
|
int tconst, real_bps;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
if (bps == 0)
|
1996-05-05 16:17:03 +04:00
|
|
|
return (0);
|
1998-08-05 20:08:33 +04:00
|
|
|
|
|
|
|
#ifdef DIAGNOSTIC
|
|
|
|
if (cs->cs_brg_clk == 0)
|
|
|
|
panic("zs_set_speed");
|
|
|
|
#endif
|
|
|
|
|
|
|
|
tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
|
|
|
|
if (tconst < 0)
|
1996-05-05 16:17:03 +04:00
|
|
|
return (EINVAL);
|
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
/* Convert back to make sure we can do it. */
|
|
|
|
real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
#if 0 /* XXX */
|
1998-08-05 20:08:33 +04:00
|
|
|
/* XXX - Allow some tolerance here? */
|
|
|
|
if (real_bps != bps)
|
|
|
|
return (EINVAL);
|
1999-03-16 19:30:16 +03:00
|
|
|
#else
|
|
|
|
/*
|
|
|
|
* Since our PCLK has somewhat strange value,
|
|
|
|
* we have to allow tolerance here.
|
|
|
|
*/
|
|
|
|
if (BPS_TO_TCONST(cs->cs_brg_clk, real_bps) != tconst)
|
|
|
|
return (EINVAL);
|
|
|
|
#endif
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
cs->cs_preg[12] = tconst;
|
|
|
|
cs->cs_preg[13] = tconst >> 8;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
/* Caller will stuff the pending registers. */
|
1996-05-05 16:17:03 +04:00
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
int
|
2005-01-18 10:12:15 +03:00
|
|
|
zs_set_modes(struct zs_chanstate *cs, int cflag /* bits per second */)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
|
|
|
int s;
|
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
/*
|
|
|
|
* Output hardware flow control on the chip is horrendous:
|
|
|
|
* if carrier detect drops, the receiver is disabled, and if
|
|
|
|
* CTS drops, the transmitter is stoped IN MID CHARACTER!
|
|
|
|
* Therefore, NEVER set the HFC bit, and instead use the
|
|
|
|
* status interrupt to detect CTS changes.
|
|
|
|
*/
|
1996-05-05 16:17:03 +04:00
|
|
|
s = splzs();
|
1999-03-27 04:21:36 +03:00
|
|
|
cs->cs_rr0_pps = 0;
|
|
|
|
if ((cflag & (CLOCAL | MDMBUF)) != 0) {
|
1998-08-05 20:08:33 +04:00
|
|
|
cs->cs_rr0_dcd = 0;
|
1999-03-27 04:21:36 +03:00
|
|
|
if ((cflag & MDMBUF) == 0)
|
|
|
|
cs->cs_rr0_pps = ZSRR0_DCD;
|
|
|
|
} else
|
1998-08-05 20:08:33 +04:00
|
|
|
cs->cs_rr0_dcd = ZSRR0_DCD;
|
|
|
|
if ((cflag & CRTSCTS) != 0) {
|
|
|
|
cs->cs_wr5_dtr = ZSWR5_DTR;
|
|
|
|
cs->cs_wr5_rts = ZSWR5_RTS;
|
|
|
|
cs->cs_rr0_cts = ZSRR0_CTS;
|
|
|
|
} else if ((cflag & MDMBUF) != 0) {
|
|
|
|
cs->cs_wr5_dtr = 0;
|
|
|
|
cs->cs_wr5_rts = ZSWR5_DTR;
|
|
|
|
cs->cs_rr0_cts = ZSRR0_DCD;
|
1996-05-05 16:17:03 +04:00
|
|
|
} else {
|
1998-08-05 20:08:33 +04:00
|
|
|
cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
|
|
|
|
cs->cs_wr5_rts = 0;
|
|
|
|
cs->cs_rr0_cts = 0;
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
splx(s);
|
1998-08-05 20:08:33 +04:00
|
|
|
|
|
|
|
/* Caller will stuff the pending registers. */
|
|
|
|
return (0);
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
|
1996-05-05 16:17:03 +04:00
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Read or write the chip with suitable delays.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
1998-08-05 20:08:33 +04:00
|
|
|
|
2008-03-29 22:15:34 +03:00
|
|
|
uint8_t
|
|
|
|
zs_read_reg(struct zs_chanstate *cs, uint8_t reg)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
2008-03-29 22:15:34 +03:00
|
|
|
uint8_t val;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
*cs->cs_reg_csr = reg;
|
1996-05-05 16:17:03 +04:00
|
|
|
ZS_DELAY();
|
1998-08-05 20:08:33 +04:00
|
|
|
val = *cs->cs_reg_csr;
|
1996-05-05 16:17:03 +04:00
|
|
|
ZS_DELAY();
|
1998-08-05 20:08:33 +04:00
|
|
|
return val;
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2008-03-29 22:15:34 +03:00
|
|
|
zs_write_reg(struct zs_chanstate *cs, uint8_t reg, uint8_t val)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
1998-08-05 20:08:33 +04:00
|
|
|
*cs->cs_reg_csr = reg;
|
|
|
|
ZS_DELAY();
|
|
|
|
*cs->cs_reg_csr = val;
|
|
|
|
ZS_DELAY();
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
2008-03-29 22:15:34 +03:00
|
|
|
uint8_t
|
2007-03-11 11:09:23 +03:00
|
|
|
zs_read_csr(struct zs_chanstate *cs)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
2008-03-29 22:15:34 +03:00
|
|
|
uint8_t val;
|
1996-05-05 16:17:03 +04:00
|
|
|
|
1998-08-05 20:08:33 +04:00
|
|
|
val = *cs->cs_reg_csr;
|
|
|
|
ZS_DELAY();
|
|
|
|
return val;
|
1996-05-05 16:17:03 +04:00
|
|
|
}
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
void
|
2008-03-29 22:15:34 +03:00
|
|
|
zs_write_csr(struct zs_chanstate *cs, uint8_t val)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
1998-08-05 20:08:33 +04:00
|
|
|
*cs->cs_reg_csr = val;
|
|
|
|
ZS_DELAY();
|
|
|
|
}
|
1996-05-05 16:17:03 +04:00
|
|
|
|
2008-03-29 22:15:34 +03:00
|
|
|
uint8_t
|
2007-03-11 11:09:23 +03:00
|
|
|
zs_read_data(struct zs_chanstate *cs)
|
1998-08-05 20:08:33 +04:00
|
|
|
{
|
2008-03-29 22:15:34 +03:00
|
|
|
uint8_t val;
|
1998-08-05 20:08:33 +04:00
|
|
|
|
|
|
|
val = *cs->cs_reg_data;
|
|
|
|
ZS_DELAY();
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
void
|
2008-03-29 22:15:34 +03:00
|
|
|
zs_write_data(struct zs_chanstate *cs, uint8_t val)
|
1998-08-05 20:08:33 +04:00
|
|
|
{
|
|
|
|
*cs->cs_reg_data = val;
|
1996-05-05 16:17:03 +04:00
|
|
|
ZS_DELAY();
|
|
|
|
}
|
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
|
|
|
|
/****************************************************************
|
|
|
|
* Console support functions (x68k specific!)
|
|
|
|
* Note: this code is allowed to know about the layout of
|
|
|
|
* the chip registers, and uses that to keep things simple.
|
|
|
|
* XXX - I think I like the mvme167 code better. -gwr
|
|
|
|
****************************************************************/
|
|
|
|
|
1996-05-05 16:17:03 +04:00
|
|
|
/*
|
1998-08-05 20:08:33 +04:00
|
|
|
* Handle user request to enter kernel debugger.
|
1996-05-05 16:17:03 +04:00
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
void
|
2005-01-18 10:12:15 +03:00
|
|
|
zs_abort(struct zs_chanstate *cs)
|
1996-05-05 16:17:03 +04:00
|
|
|
{
|
1998-08-05 20:08:33 +04:00
|
|
|
int rr0;
|
|
|
|
|
|
|
|
/* Wait for end of break to avoid PROM abort. */
|
|
|
|
/* XXX - Limit the wait? */
|
|
|
|
do {
|
|
|
|
rr0 = *cs->cs_reg_csr;
|
|
|
|
ZS_DELAY();
|
|
|
|
} while (rr0 & ZSRR0_BREAK);
|
|
|
|
|
|
|
|
#ifdef DDB
|
|
|
|
Debugger();
|
|
|
|
#else
|
2007-03-11 11:09:23 +03:00
|
|
|
printf("BREAK!!\n");
|
1996-05-05 16:17:03 +04:00
|
|
|
#endif
|
1998-08-05 20:08:33 +04:00
|
|
|
}
|
1999-03-16 19:30:16 +03:00
|
|
|
|
|
|
|
|
|
|
|
#if NZSTTY > 0
|
|
|
|
|
|
|
|
#include <dev/cons.h>
|
|
|
|
cons_decl(zs);
|
|
|
|
|
2005-01-18 10:12:15 +03:00
|
|
|
static int zs_getc(void);
|
|
|
|
static void zs_putc(int);
|
1999-03-16 19:30:16 +03:00
|
|
|
|
2008-04-27 09:10:33 +04:00
|
|
|
static struct zs_chanstate zscn_cs;
|
|
|
|
|
1999-03-16 19:30:16 +03:00
|
|
|
/*
|
|
|
|
* Polled input char.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
zs_getc(void)
|
|
|
|
{
|
2005-01-18 10:12:15 +03:00
|
|
|
int s, c, rr0;
|
1999-03-16 19:30:16 +03:00
|
|
|
|
|
|
|
s = splzs();
|
|
|
|
/* Wait for a character to arrive. */
|
|
|
|
do {
|
|
|
|
rr0 = zs_read_csr(&zscn_cs);
|
|
|
|
} while ((rr0 & ZSRR0_RX_READY) == 0);
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
c = zs_read_data(&zscn_cs);
|
1999-03-16 19:30:16 +03:00
|
|
|
splx(s);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is used by the kd driver to read scan codes,
|
|
|
|
* so don't translate '\r' ==> '\n' here...
|
|
|
|
*/
|
|
|
|
return (c);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Polled output char.
|
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
static void
|
2005-01-18 10:12:15 +03:00
|
|
|
zs_putc(int c)
|
1999-03-16 19:30:16 +03:00
|
|
|
{
|
2005-01-18 10:12:15 +03:00
|
|
|
int s, rr0;
|
1999-03-16 19:30:16 +03:00
|
|
|
|
|
|
|
s = splzs();
|
|
|
|
/* Wait for transmitter to become ready. */
|
|
|
|
do {
|
2007-03-11 11:09:23 +03:00
|
|
|
rr0 = zs_read_csr(&zscn_cs);
|
1999-03-16 19:30:16 +03:00
|
|
|
} while ((rr0 & ZSRR0_TX_READY) == 0);
|
|
|
|
|
|
|
|
zs_write_data(&zscn_cs, c);
|
|
|
|
splx(s);
|
|
|
|
}
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
void
|
2005-01-18 10:12:15 +03:00
|
|
|
zscninit(struct consdev *cn)
|
1999-03-16 19:30:16 +03:00
|
|
|
{
|
2008-12-18 08:56:42 +03:00
|
|
|
volatile struct zschan *cnchan = (volatile void *)IIOV(ZSCN_PHYSADDR);
|
1999-03-16 19:30:16 +03:00
|
|
|
int s;
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
memset(&zscn_cs, 0, sizeof(struct zs_chanstate));
|
1999-03-16 19:30:16 +03:00
|
|
|
zscn_cs.cs_reg_csr = &cnchan->zc_csr;
|
|
|
|
zscn_cs.cs_reg_data = &cnchan->zc_data;
|
|
|
|
zscn_cs.cs_channel = 0;
|
|
|
|
zscn_cs.cs_brg_clk = PCLK / 16;
|
2001-12-27 05:23:24 +03:00
|
|
|
memcpy(zscn_cs.cs_preg, zs_init_reg, 16);
|
1999-03-16 19:30:16 +03:00
|
|
|
zscn_cs.cs_preg[4] = ZSWR4_CLK_X16 | ZSWR4_ONESB; /* XXX */
|
|
|
|
zscn_cs.cs_preg[9] = 0;
|
|
|
|
zs_set_speed(&zscn_cs, ZSCN_SPEED);
|
|
|
|
s = splzs();
|
|
|
|
zs_loadchannelregs(&zscn_cs);
|
|
|
|
splx(s);
|
|
|
|
conschan = cnchan;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Polled console input putchar.
|
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
int
|
2005-01-18 10:12:15 +03:00
|
|
|
zscngetc(dev_t dev)
|
1999-03-16 19:30:16 +03:00
|
|
|
{
|
|
|
|
return (zs_getc());
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Polled console output putchar.
|
|
|
|
*/
|
2007-03-11 11:09:23 +03:00
|
|
|
void
|
2005-01-18 10:12:15 +03:00
|
|
|
zscnputc(dev_t dev, int c)
|
1999-03-16 19:30:16 +03:00
|
|
|
{
|
|
|
|
zs_putc(c);
|
|
|
|
}
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
void
|
2005-01-18 10:12:15 +03:00
|
|
|
zscnprobe(struct consdev *cd)
|
1999-03-16 19:30:16 +03:00
|
|
|
{
|
|
|
|
int maj;
|
2002-09-06 17:18:43 +04:00
|
|
|
extern const struct cdevsw zstty_cdevsw;
|
1999-03-16 19:30:16 +03:00
|
|
|
|
|
|
|
/* locate the major number */
|
2002-09-06 17:18:43 +04:00
|
|
|
maj = cdevsw_lookup_major(&zstty_cdevsw);
|
1999-03-16 19:30:16 +03:00
|
|
|
/* XXX: minor number is 0 */
|
|
|
|
|
2002-09-06 17:18:43 +04:00
|
|
|
if (maj == -1)
|
1999-03-16 19:30:16 +03:00
|
|
|
cd->cn_pri = CN_DEAD;
|
|
|
|
else {
|
|
|
|
#ifdef ZSCONSOLE
|
|
|
|
cd->cn_pri = CN_REMOTE; /* higher than ITE (CN_INTERNAL) */
|
|
|
|
#else
|
|
|
|
cd->cn_pri = CN_NORMAL;
|
|
|
|
#endif
|
|
|
|
cd->cn_dev = makedev(maj, 0);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-03-11 11:09:23 +03:00
|
|
|
void
|
2005-01-18 10:12:15 +03:00
|
|
|
zscnpollc(dev_t dev, int on)
|
1999-03-16 19:30:16 +03:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|