tcg-sparc: Always implement 32-bit multiword ops
Cc: Blue Swirl <blauwirbel@gmail.com> Signed-off-by: Richard Henderson <rth@twiddle.net> Signed-off-by: Blue Swirl <blauwirbel@gmail.com>
This commit is contained in:
parent
bbc863bfec
commit
803d805bce
@ -1327,6 +1327,8 @@ static inline void tcg_out_op(TCGContext *s, TCGOpcode opc, const TCGArg *args,
|
|||||||
args[3], const_args[3],
|
args[3], const_args[3],
|
||||||
args[4], const_args[4]);
|
args[4], const_args[4]);
|
||||||
break;
|
break;
|
||||||
|
#endif
|
||||||
|
|
||||||
case INDEX_op_add2_i32:
|
case INDEX_op_add2_i32:
|
||||||
tcg_out_addsub2(s, args[0], args[1], args[2], args[3],
|
tcg_out_addsub2(s, args[0], args[1], args[2], args[3],
|
||||||
args[4], const_args[4], args[5], const_args[5],
|
args[4], const_args[4], args[5], const_args[5],
|
||||||
@ -1342,7 +1344,6 @@ static inline void tcg_out_op(TCGContext *s, TCGOpcode opc, const TCGArg *args,
|
|||||||
ARITH_UMUL);
|
ARITH_UMUL);
|
||||||
tcg_out_rdy(s, args[1]);
|
tcg_out_rdy(s, args[1]);
|
||||||
break;
|
break;
|
||||||
#endif
|
|
||||||
|
|
||||||
case INDEX_op_qemu_ld8u:
|
case INDEX_op_qemu_ld8u:
|
||||||
tcg_out_qemu_ld(s, args, 0);
|
tcg_out_qemu_ld(s, args, 0);
|
||||||
@ -1511,10 +1512,11 @@ static const TCGTargetOpDef sparc_op_defs[] = {
|
|||||||
#if TCG_TARGET_REG_BITS == 32
|
#if TCG_TARGET_REG_BITS == 32
|
||||||
{ INDEX_op_brcond2_i32, { "rZ", "rZ", "rJ", "rJ" } },
|
{ INDEX_op_brcond2_i32, { "rZ", "rZ", "rJ", "rJ" } },
|
||||||
{ INDEX_op_setcond2_i32, { "r", "rZ", "rZ", "rJ", "rJ" } },
|
{ INDEX_op_setcond2_i32, { "r", "rZ", "rZ", "rJ", "rJ" } },
|
||||||
|
#endif
|
||||||
|
|
||||||
{ INDEX_op_add2_i32, { "r", "r", "rZ", "rZ", "rJ", "rJ" } },
|
{ INDEX_op_add2_i32, { "r", "r", "rZ", "rZ", "rJ", "rJ" } },
|
||||||
{ INDEX_op_sub2_i32, { "r", "r", "rZ", "rZ", "rJ", "rJ" } },
|
{ INDEX_op_sub2_i32, { "r", "r", "rZ", "rZ", "rJ", "rJ" } },
|
||||||
{ INDEX_op_mulu2_i32, { "r", "r", "rZ", "rJ" } },
|
{ INDEX_op_mulu2_i32, { "r", "r", "rZ", "rJ" } },
|
||||||
#endif
|
|
||||||
|
|
||||||
#if TCG_TARGET_REG_BITS == 64
|
#if TCG_TARGET_REG_BITS == 64
|
||||||
{ INDEX_op_mov_i64, { "r", "r" } },
|
{ INDEX_op_mov_i64, { "r", "r" } },
|
||||||
|
@ -102,6 +102,9 @@ typedef enum {
|
|||||||
#define TCG_TARGET_HAS_nor_i32 0
|
#define TCG_TARGET_HAS_nor_i32 0
|
||||||
#define TCG_TARGET_HAS_deposit_i32 0
|
#define TCG_TARGET_HAS_deposit_i32 0
|
||||||
#define TCG_TARGET_HAS_movcond_i32 1
|
#define TCG_TARGET_HAS_movcond_i32 1
|
||||||
|
#define TCG_TARGET_HAS_add2_i32 1
|
||||||
|
#define TCG_TARGET_HAS_sub2_i32 1
|
||||||
|
#define TCG_TARGET_HAS_mulu2_i32 1
|
||||||
|
|
||||||
#if TCG_TARGET_REG_BITS == 64
|
#if TCG_TARGET_REG_BITS == 64
|
||||||
#define TCG_TARGET_HAS_div_i64 1
|
#define TCG_TARGET_HAS_div_i64 1
|
||||||
@ -124,10 +127,6 @@ typedef enum {
|
|||||||
#define TCG_TARGET_HAS_nor_i64 0
|
#define TCG_TARGET_HAS_nor_i64 0
|
||||||
#define TCG_TARGET_HAS_deposit_i64 0
|
#define TCG_TARGET_HAS_deposit_i64 0
|
||||||
#define TCG_TARGET_HAS_movcond_i64 1
|
#define TCG_TARGET_HAS_movcond_i64 1
|
||||||
|
|
||||||
#define TCG_TARGET_HAS_add2_i32 0
|
|
||||||
#define TCG_TARGET_HAS_sub2_i32 0
|
|
||||||
#define TCG_TARGET_HAS_mulu2_i32 0
|
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
#define TCG_AREG0 TCG_REG_I0
|
#define TCG_AREG0 TCG_REG_I0
|
||||||
|
Loading…
Reference in New Issue
Block a user