2009-08-20 17:22:20 +04:00
|
|
|
/*
|
|
|
|
* QEMU IDE Emulation: PCI Bus support.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
* Copyright (c) 2006 Openedhand Ltd.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2009-08-20 17:22:26 +04:00
|
|
|
#include <hw/hw.h>
|
2013-02-05 20:06:20 +04:00
|
|
|
#include <hw/i386/pc.h>
|
2012-12-12 16:24:50 +04:00
|
|
|
#include <hw/pci/pci.h>
|
2013-02-05 20:06:20 +04:00
|
|
|
#include <hw/isa/isa.h>
|
2012-12-17 21:19:44 +04:00
|
|
|
#include "block/block.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/dma.h"
|
2009-08-20 17:22:26 +04:00
|
|
|
|
2009-10-07 18:56:22 +04:00
|
|
|
#include <hw/ide/pci.h>
|
2009-08-20 17:22:20 +04:00
|
|
|
|
2010-12-15 02:23:00 +03:00
|
|
|
#define BMDMA_PAGE_SIZE 4096
|
|
|
|
|
|
|
|
static void bmdma_start_dma(IDEDMA *dma, IDEState *s,
|
|
|
|
BlockDriverCompletionFunc *dma_cb)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
|
|
|
|
|
|
|
|
bm->unit = s->unit;
|
|
|
|
bm->dma_cb = dma_cb;
|
|
|
|
bm->cur_prd_last = 0;
|
|
|
|
bm->cur_prd_addr = 0;
|
|
|
|
bm->cur_prd_len = 0;
|
|
|
|
bm->sector_num = ide_get_sector(s);
|
|
|
|
bm->nsector = s->nsector;
|
|
|
|
|
|
|
|
if (bm->status & BM_STATUS_DMAING) {
|
|
|
|
bm->dma_cb(bmdma_active_if(bm), 0);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* return 0 if buffer completed */
|
|
|
|
static int bmdma_prepare_buf(IDEDMA *dma, int is_write)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
|
|
|
|
IDEState *s = bmdma_active_if(bm);
|
2013-07-17 20:44:48 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
|
2010-12-15 02:23:00 +03:00
|
|
|
struct {
|
|
|
|
uint32_t addr;
|
|
|
|
uint32_t size;
|
|
|
|
} prd;
|
|
|
|
int l, len;
|
|
|
|
|
2013-07-17 20:44:48 +04:00
|
|
|
pci_dma_sglist_init(&s->sg, pci_dev,
|
2011-10-31 10:06:56 +04:00
|
|
|
s->nsector / (BMDMA_PAGE_SIZE / 512) + 1);
|
2010-12-15 02:23:00 +03:00
|
|
|
s->io_buffer_size = 0;
|
|
|
|
for(;;) {
|
|
|
|
if (bm->cur_prd_len == 0) {
|
|
|
|
/* end of table (with a fail safe of one page) */
|
|
|
|
if (bm->cur_prd_last ||
|
|
|
|
(bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE)
|
|
|
|
return s->io_buffer_size != 0;
|
2013-07-17 20:44:48 +04:00
|
|
|
pci_dma_read(pci_dev, bm->cur_addr, &prd, 8);
|
2010-12-15 02:23:00 +03:00
|
|
|
bm->cur_addr += 8;
|
|
|
|
prd.addr = le32_to_cpu(prd.addr);
|
|
|
|
prd.size = le32_to_cpu(prd.size);
|
|
|
|
len = prd.size & 0xfffe;
|
|
|
|
if (len == 0)
|
|
|
|
len = 0x10000;
|
|
|
|
bm->cur_prd_len = len;
|
|
|
|
bm->cur_prd_addr = prd.addr;
|
|
|
|
bm->cur_prd_last = (prd.size & 0x80000000);
|
|
|
|
}
|
|
|
|
l = bm->cur_prd_len;
|
|
|
|
if (l > 0) {
|
|
|
|
qemu_sglist_add(&s->sg, bm->cur_prd_addr, l);
|
|
|
|
bm->cur_prd_addr += l;
|
|
|
|
bm->cur_prd_len -= l;
|
|
|
|
s->io_buffer_size += l;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* return 0 if buffer completed */
|
|
|
|
static int bmdma_rw_buf(IDEDMA *dma, int is_write)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
|
|
|
|
IDEState *s = bmdma_active_if(bm);
|
2013-07-17 20:44:48 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
|
2010-12-15 02:23:00 +03:00
|
|
|
struct {
|
|
|
|
uint32_t addr;
|
|
|
|
uint32_t size;
|
|
|
|
} prd;
|
|
|
|
int l, len;
|
|
|
|
|
|
|
|
for(;;) {
|
|
|
|
l = s->io_buffer_size - s->io_buffer_index;
|
|
|
|
if (l <= 0)
|
|
|
|
break;
|
|
|
|
if (bm->cur_prd_len == 0) {
|
|
|
|
/* end of table (with a fail safe of one page) */
|
|
|
|
if (bm->cur_prd_last ||
|
|
|
|
(bm->cur_addr - bm->addr) >= BMDMA_PAGE_SIZE)
|
|
|
|
return 0;
|
2013-07-17 20:44:48 +04:00
|
|
|
pci_dma_read(pci_dev, bm->cur_addr, &prd, 8);
|
2010-12-15 02:23:00 +03:00
|
|
|
bm->cur_addr += 8;
|
|
|
|
prd.addr = le32_to_cpu(prd.addr);
|
|
|
|
prd.size = le32_to_cpu(prd.size);
|
|
|
|
len = prd.size & 0xfffe;
|
|
|
|
if (len == 0)
|
|
|
|
len = 0x10000;
|
|
|
|
bm->cur_prd_len = len;
|
|
|
|
bm->cur_prd_addr = prd.addr;
|
|
|
|
bm->cur_prd_last = (prd.size & 0x80000000);
|
|
|
|
}
|
|
|
|
if (l > bm->cur_prd_len)
|
|
|
|
l = bm->cur_prd_len;
|
|
|
|
if (l > 0) {
|
|
|
|
if (is_write) {
|
2013-07-17 20:44:48 +04:00
|
|
|
pci_dma_write(pci_dev, bm->cur_prd_addr,
|
2011-10-31 10:06:56 +04:00
|
|
|
s->io_buffer + s->io_buffer_index, l);
|
2010-12-15 02:23:00 +03:00
|
|
|
} else {
|
2013-07-17 20:44:48 +04:00
|
|
|
pci_dma_read(pci_dev, bm->cur_prd_addr,
|
2011-10-31 10:06:56 +04:00
|
|
|
s->io_buffer + s->io_buffer_index, l);
|
2010-12-15 02:23:00 +03:00
|
|
|
}
|
|
|
|
bm->cur_prd_addr += l;
|
|
|
|
bm->cur_prd_len -= l;
|
|
|
|
s->io_buffer_index += l;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int bmdma_set_unit(IDEDMA *dma, int unit)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
|
|
|
|
bm->unit = unit;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int bmdma_add_status(IDEDMA *dma, int status)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
|
|
|
|
bm->status |= status;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int bmdma_set_inactive(IDEDMA *dma)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
|
|
|
|
|
|
|
|
bm->status &= ~BM_STATUS_DMAING;
|
|
|
|
bm->dma_cb = NULL;
|
|
|
|
bm->unit = -1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-05-19 12:58:09 +04:00
|
|
|
static void bmdma_restart_dma(BMDMAState *bm, enum ide_dma_cmd dma_cmd)
|
2010-12-15 02:23:00 +03:00
|
|
|
{
|
|
|
|
IDEState *s = bmdma_active_if(bm);
|
|
|
|
|
|
|
|
ide_set_sector(s, bm->sector_num);
|
|
|
|
s->io_buffer_index = 0;
|
|
|
|
s->io_buffer_size = 0;
|
|
|
|
s->nsector = bm->nsector;
|
2011-05-19 12:58:09 +04:00
|
|
|
s->dma_cmd = dma_cmd;
|
2010-12-15 02:23:00 +03:00
|
|
|
bm->cur_addr = bm->addr;
|
2010-12-20 15:45:48 +03:00
|
|
|
bm->dma_cb = ide_dma_cb;
|
2010-12-15 02:23:00 +03:00
|
|
|
bmdma_start_dma(&bm->dma, s, bm->dma_cb);
|
|
|
|
}
|
|
|
|
|
2011-05-26 17:00:34 +04:00
|
|
|
/* TODO This should be common IDE code */
|
2010-12-15 02:23:00 +03:00
|
|
|
static void bmdma_restart_bh(void *opaque)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = opaque;
|
2011-05-26 17:00:34 +04:00
|
|
|
IDEBus *bus = bm->bus;
|
2012-09-28 19:22:56 +04:00
|
|
|
bool is_read;
|
2011-06-10 18:32:13 +04:00
|
|
|
int error_status;
|
2010-12-15 02:23:00 +03:00
|
|
|
|
|
|
|
qemu_bh_delete(bm->bh);
|
|
|
|
bm->bh = NULL;
|
|
|
|
|
2011-05-26 17:00:34 +04:00
|
|
|
if (bm->unit == (uint8_t) -1) {
|
|
|
|
return;
|
|
|
|
}
|
2010-12-15 02:23:00 +03:00
|
|
|
|
2012-09-28 19:22:56 +04:00
|
|
|
is_read = (bus->error_status & BM_STATUS_RETRY_READ) != 0;
|
2011-05-26 17:00:34 +04:00
|
|
|
|
2011-06-10 18:32:13 +04:00
|
|
|
/* The error status must be cleared before resubmitting the request: The
|
|
|
|
* request may fail again, and this case can only be distinguished if the
|
|
|
|
* called function can set a new error status. */
|
|
|
|
error_status = bus->error_status;
|
|
|
|
bus->error_status = 0;
|
|
|
|
|
|
|
|
if (error_status & BM_STATUS_DMA_RETRY) {
|
|
|
|
if (error_status & BM_STATUS_RETRY_TRIM) {
|
2011-05-19 12:58:19 +04:00
|
|
|
bmdma_restart_dma(bm, IDE_DMA_TRIM);
|
|
|
|
} else {
|
|
|
|
bmdma_restart_dma(bm, is_read ? IDE_DMA_READ : IDE_DMA_WRITE);
|
|
|
|
}
|
2011-06-10 18:32:13 +04:00
|
|
|
} else if (error_status & BM_STATUS_PIO_RETRY) {
|
2010-12-15 02:23:00 +03:00
|
|
|
if (is_read) {
|
|
|
|
ide_sector_read(bmdma_active_if(bm));
|
|
|
|
} else {
|
|
|
|
ide_sector_write(bmdma_active_if(bm));
|
|
|
|
}
|
2011-06-10 18:32:13 +04:00
|
|
|
} else if (error_status & BM_STATUS_RETRY_FLUSH) {
|
2010-12-15 02:23:00 +03:00
|
|
|
ide_flush_cache(bmdma_active_if(bm));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-07-29 21:26:33 +04:00
|
|
|
static void bmdma_restart_cb(void *opaque, int running, RunState state)
|
2010-12-15 02:23:00 +03:00
|
|
|
{
|
|
|
|
IDEDMA *dma = opaque;
|
|
|
|
BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
|
|
|
|
|
|
|
|
if (!running)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (!bm->bh) {
|
|
|
|
bm->bh = qemu_bh_new(bmdma_restart_bh, &bm->dma);
|
|
|
|
qemu_bh_schedule(bm->bh);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void bmdma_cancel(BMDMAState *bm)
|
|
|
|
{
|
|
|
|
if (bm->status & BM_STATUS_DMAING) {
|
|
|
|
/* cancel DMA request */
|
|
|
|
bmdma_set_inactive(&bm->dma);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int bmdma_reset(IDEDMA *dma)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = DO_UPCAST(BMDMAState, dma, dma);
|
|
|
|
|
|
|
|
#ifdef DEBUG_IDE
|
|
|
|
printf("ide: dma_reset\n");
|
|
|
|
#endif
|
|
|
|
bmdma_cancel(bm);
|
|
|
|
bm->cmd = 0;
|
|
|
|
bm->status = 0;
|
|
|
|
bm->addr = 0;
|
|
|
|
bm->cur_addr = 0;
|
|
|
|
bm->cur_prd_last = 0;
|
|
|
|
bm->cur_prd_addr = 0;
|
|
|
|
bm->cur_prd_len = 0;
|
|
|
|
bm->sector_num = 0;
|
|
|
|
bm->nsector = 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int bmdma_start_transfer(IDEDMA *dma)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void bmdma_irq(void *opaque, int n, int level)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = opaque;
|
|
|
|
|
|
|
|
if (!level) {
|
|
|
|
/* pass through lower */
|
|
|
|
qemu_set_irq(bm->irq, level);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2011-01-15 21:01:03 +03:00
|
|
|
bm->status |= BM_STATUS_INT;
|
2010-12-15 02:23:00 +03:00
|
|
|
|
|
|
|
/* trigger the real irq */
|
|
|
|
qemu_set_irq(bm->irq, level);
|
|
|
|
}
|
|
|
|
|
2011-08-08 17:09:11 +04:00
|
|
|
void bmdma_cmd_writeb(BMDMAState *bm, uint32_t val)
|
2009-08-20 17:22:20 +04:00
|
|
|
{
|
|
|
|
#ifdef DEBUG_IDE
|
|
|
|
printf("%s: 0x%08x\n", __func__, val);
|
|
|
|
#endif
|
2010-11-26 18:44:53 +03:00
|
|
|
|
|
|
|
/* Ignore writes to SSBM if it keeps the old value */
|
|
|
|
if ((val & BM_CMD_START) != (bm->cmd & BM_CMD_START)) {
|
|
|
|
if (!(val & BM_CMD_START)) {
|
|
|
|
/*
|
|
|
|
* We can't cancel Scatter Gather DMA in the middle of the
|
|
|
|
* operation or a partial (not full) DMA transfer would reach
|
|
|
|
* the storage so we wait for completion instead (we beahve
|
|
|
|
* like if the DMA was completed by the time the guest trying
|
|
|
|
* to cancel dma with bmdma_cmd_writeb with BM_CMD_START not
|
|
|
|
* set).
|
|
|
|
*
|
|
|
|
* In the future we'll be able to safely cancel the I/O if the
|
|
|
|
* whole DMA operation will be submitted to disk with a single
|
|
|
|
* aio operation with preadv/pwritev.
|
|
|
|
*/
|
2010-12-15 02:23:00 +03:00
|
|
|
if (bm->bus->dma->aiocb) {
|
2011-11-30 16:23:43 +04:00
|
|
|
bdrv_drain_all();
|
2011-05-09 13:42:03 +04:00
|
|
|
assert(bm->bus->dma->aiocb == NULL);
|
2010-11-26 18:44:53 +03:00
|
|
|
}
|
2013-03-13 19:53:06 +04:00
|
|
|
bm->status &= ~BM_STATUS_DMAING;
|
2010-11-26 18:44:53 +03:00
|
|
|
} else {
|
2010-11-26 18:36:16 +03:00
|
|
|
bm->cur_addr = bm->addr;
|
2010-11-26 18:44:53 +03:00
|
|
|
if (!(bm->status & BM_STATUS_DMAING)) {
|
|
|
|
bm->status |= BM_STATUS_DMAING;
|
|
|
|
/* start dma transfer if possible */
|
|
|
|
if (bm->dma_cb)
|
2010-12-15 02:23:00 +03:00
|
|
|
bm->dma_cb(bmdma_active_if(bm), 0);
|
2010-11-26 18:44:53 +03:00
|
|
|
}
|
2010-07-27 23:04:36 +04:00
|
|
|
}
|
2009-08-20 17:22:20 +04:00
|
|
|
}
|
2010-11-26 18:44:53 +03:00
|
|
|
|
|
|
|
bm->cmd = val & 0x09;
|
2009-08-20 17:22:20 +04:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t bmdma_addr_read(void *opaque, hwaddr addr,
|
2011-08-08 17:09:11 +04:00
|
|
|
unsigned width)
|
2009-08-20 17:22:20 +04:00
|
|
|
{
|
2011-08-08 17:09:11 +04:00
|
|
|
BMDMAState *bm = opaque;
|
2010-11-21 19:29:52 +03:00
|
|
|
uint32_t mask = (1ULL << (width * 8)) - 1;
|
2011-08-08 17:09:11 +04:00
|
|
|
uint64_t data;
|
2009-08-20 17:22:20 +04:00
|
|
|
|
2011-08-08 17:09:11 +04:00
|
|
|
data = (bm->addr >> (addr * 8)) & mask;
|
2009-08-20 17:22:20 +04:00
|
|
|
#ifdef DEBUG_IDE
|
2012-02-07 01:19:42 +04:00
|
|
|
printf("%s: 0x%08x\n", __func__, (unsigned)data);
|
2009-08-20 17:22:20 +04:00
|
|
|
#endif
|
2011-08-08 17:09:11 +04:00
|
|
|
return data;
|
2009-08-20 17:22:20 +04:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void bmdma_addr_write(void *opaque, hwaddr addr,
|
2011-08-08 17:09:11 +04:00
|
|
|
uint64_t data, unsigned width)
|
2009-08-20 17:22:20 +04:00
|
|
|
{
|
2011-08-08 17:09:11 +04:00
|
|
|
BMDMAState *bm = opaque;
|
2010-11-21 19:29:52 +03:00
|
|
|
int shift = addr * 8;
|
|
|
|
uint32_t mask = (1ULL << (width * 8)) - 1;
|
2009-08-20 17:22:20 +04:00
|
|
|
|
|
|
|
#ifdef DEBUG_IDE
|
2010-11-21 19:29:52 +03:00
|
|
|
printf("%s: 0x%08x\n", __func__, (unsigned)data);
|
2009-08-20 17:22:20 +04:00
|
|
|
#endif
|
2010-11-21 19:29:52 +03:00
|
|
|
bm->addr &= ~(mask << shift);
|
|
|
|
bm->addr |= ((data & mask) << shift) & ~3;
|
2009-08-20 17:22:20 +04:00
|
|
|
}
|
|
|
|
|
2011-08-08 17:09:11 +04:00
|
|
|
MemoryRegionOps bmdma_addr_ioport_ops = {
|
2010-11-21 19:29:52 +03:00
|
|
|
.read = bmdma_addr_read,
|
|
|
|
.write = bmdma_addr_write,
|
2011-08-08 17:09:11 +04:00
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
2010-11-21 19:29:52 +03:00
|
|
|
};
|
2009-08-20 17:22:20 +04:00
|
|
|
|
2010-07-26 23:38:45 +04:00
|
|
|
static bool ide_bmdma_current_needed(void *opaque)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = opaque;
|
|
|
|
|
|
|
|
return (bm->cur_prd_len != 0);
|
|
|
|
}
|
|
|
|
|
2011-05-26 17:00:34 +04:00
|
|
|
static bool ide_bmdma_status_needed(void *opaque)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = opaque;
|
|
|
|
|
|
|
|
/* Older versions abused some bits in the status register for internal
|
|
|
|
* error state. If any of these bits are set, we must add a subsection to
|
|
|
|
* transfer the real status register */
|
|
|
|
uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
|
|
|
|
|
|
|
|
return ((bm->status & abused_bits) != 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ide_bmdma_pre_save(void *opaque)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = opaque;
|
|
|
|
uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
|
|
|
|
|
|
|
|
bm->migration_compat_status =
|
|
|
|
(bm->status & ~abused_bits) | (bm->bus->error_status & abused_bits);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* This function accesses bm->bus->error_status which is loaded only after
|
|
|
|
* BMDMA itself. This is why the function is called from ide_pci_post_load
|
|
|
|
* instead of being registered with VMState where it would run too early. */
|
|
|
|
static int ide_bmdma_post_load(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
BMDMAState *bm = opaque;
|
|
|
|
uint8_t abused_bits = BM_MIGRATION_COMPAT_STATUS_BITS;
|
|
|
|
|
|
|
|
if (bm->status == 0) {
|
|
|
|
bm->status = bm->migration_compat_status & ~abused_bits;
|
|
|
|
bm->bus->error_status |= bm->migration_compat_status & abused_bits;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-07-26 23:38:45 +04:00
|
|
|
static const VMStateDescription vmstate_bmdma_current = {
|
|
|
|
.name = "ide bmdma_current",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
2014-04-16 17:32:32 +04:00
|
|
|
.fields = (VMStateField[]) {
|
2010-07-26 23:38:45 +04:00
|
|
|
VMSTATE_UINT32(cur_addr, BMDMAState),
|
|
|
|
VMSTATE_UINT32(cur_prd_last, BMDMAState),
|
|
|
|
VMSTATE_UINT32(cur_prd_addr, BMDMAState),
|
|
|
|
VMSTATE_UINT32(cur_prd_len, BMDMAState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2014-03-16 22:13:18 +04:00
|
|
|
static const VMStateDescription vmstate_bmdma_status = {
|
2011-05-26 17:00:34 +04:00
|
|
|
.name ="ide bmdma/status",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
2014-04-16 17:32:32 +04:00
|
|
|
.fields = (VMStateField[]) {
|
2011-05-26 17:00:34 +04:00
|
|
|
VMSTATE_UINT8(status, BMDMAState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
2010-07-26 23:38:45 +04:00
|
|
|
|
2009-10-07 22:55:32 +04:00
|
|
|
static const VMStateDescription vmstate_bmdma = {
|
|
|
|
.name = "ide bmdma",
|
2010-07-26 23:38:42 +04:00
|
|
|
.version_id = 3,
|
2009-10-07 22:55:32 +04:00
|
|
|
.minimum_version_id = 0,
|
2011-05-26 17:00:34 +04:00
|
|
|
.pre_save = ide_bmdma_pre_save,
|
2014-04-16 17:32:32 +04:00
|
|
|
.fields = (VMStateField[]) {
|
2009-10-07 22:55:32 +04:00
|
|
|
VMSTATE_UINT8(cmd, BMDMAState),
|
2011-05-26 17:00:34 +04:00
|
|
|
VMSTATE_UINT8(migration_compat_status, BMDMAState),
|
2009-10-07 22:55:32 +04:00
|
|
|
VMSTATE_UINT32(addr, BMDMAState),
|
|
|
|
VMSTATE_INT64(sector_num, BMDMAState),
|
|
|
|
VMSTATE_UINT32(nsector, BMDMAState),
|
|
|
|
VMSTATE_UINT8(unit, BMDMAState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
2010-07-26 23:38:45 +04:00
|
|
|
},
|
|
|
|
.subsections = (VMStateSubsection []) {
|
|
|
|
{
|
|
|
|
.vmsd = &vmstate_bmdma_current,
|
|
|
|
.needed = ide_bmdma_current_needed,
|
2011-05-26 17:00:34 +04:00
|
|
|
}, {
|
|
|
|
.vmsd = &vmstate_bmdma_status,
|
|
|
|
.needed = ide_bmdma_status_needed,
|
2010-07-26 23:38:45 +04:00
|
|
|
}, {
|
|
|
|
/* empty */
|
|
|
|
}
|
2009-08-20 17:22:20 +04:00
|
|
|
}
|
2009-10-07 22:55:32 +04:00
|
|
|
};
|
2009-08-20 17:22:20 +04:00
|
|
|
|
2009-10-07 22:55:32 +04:00
|
|
|
static int ide_pci_post_load(void *opaque, int version_id)
|
2009-08-20 17:22:20 +04:00
|
|
|
{
|
|
|
|
PCIIDEState *d = opaque;
|
2009-10-07 22:55:32 +04:00
|
|
|
int i;
|
2009-08-20 17:22:20 +04:00
|
|
|
|
|
|
|
for(i = 0; i < 2; i++) {
|
2009-10-07 22:55:32 +04:00
|
|
|
/* current versions always store 0/1, but older version
|
|
|
|
stored bigger values. We only need last bit */
|
|
|
|
d->bmdma[i].unit &= 1;
|
2011-05-26 17:00:34 +04:00
|
|
|
ide_bmdma_post_load(&d->bmdma[i], -1);
|
2009-08-20 17:22:20 +04:00
|
|
|
}
|
2011-05-26 17:00:34 +04:00
|
|
|
|
2009-08-20 17:22:20 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-10-07 22:55:32 +04:00
|
|
|
const VMStateDescription vmstate_ide_pci = {
|
|
|
|
.name = "ide",
|
2010-07-26 23:38:42 +04:00
|
|
|
.version_id = 3,
|
2009-10-07 22:55:32 +04:00
|
|
|
.minimum_version_id = 0,
|
|
|
|
.post_load = ide_pci_post_load,
|
2014-04-16 17:32:32 +04:00
|
|
|
.fields = (VMStateField[]) {
|
2013-07-17 20:44:48 +04:00
|
|
|
VMSTATE_PCI_DEVICE(parent_obj, PCIIDEState),
|
2009-10-07 22:55:32 +04:00
|
|
|
VMSTATE_STRUCT_ARRAY(bmdma, PCIIDEState, 2, 0,
|
|
|
|
vmstate_bmdma, BMDMAState),
|
|
|
|
VMSTATE_IDE_BUS_ARRAY(bus, PCIIDEState, 2),
|
|
|
|
VMSTATE_IDE_DRIVES(bus[0].ifs, PCIIDEState),
|
|
|
|
VMSTATE_IDE_DRIVES(bus[1].ifs, PCIIDEState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2009-10-07 18:56:23 +04:00
|
|
|
void pci_ide_create_devs(PCIDevice *dev, DriveInfo **hd_table)
|
2009-09-16 00:04:24 +04:00
|
|
|
{
|
2013-07-17 20:44:48 +04:00
|
|
|
PCIIDEState *d = PCI_IDE(dev);
|
2009-09-16 00:04:24 +04:00
|
|
|
static const int bus[4] = { 0, 0, 1, 1 };
|
|
|
|
static const int unit[4] = { 0, 1, 0, 1 };
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
if (hd_table[i] == NULL)
|
|
|
|
continue;
|
2009-09-17 00:25:30 +04:00
|
|
|
ide_create_drive(d->bus+bus[i], unit[i], hd_table[i]);
|
2009-09-16 00:04:24 +04:00
|
|
|
}
|
|
|
|
}
|
2010-12-15 02:23:00 +03:00
|
|
|
|
|
|
|
static const struct IDEDMAOps bmdma_ops = {
|
|
|
|
.start_dma = bmdma_start_dma,
|
|
|
|
.start_transfer = bmdma_start_transfer,
|
|
|
|
.prepare_buf = bmdma_prepare_buf,
|
|
|
|
.rw_buf = bmdma_rw_buf,
|
|
|
|
.set_unit = bmdma_set_unit,
|
|
|
|
.add_status = bmdma_add_status,
|
|
|
|
.set_inactive = bmdma_set_inactive,
|
|
|
|
.restart_cb = bmdma_restart_cb,
|
|
|
|
.reset = bmdma_reset,
|
|
|
|
};
|
|
|
|
|
2011-08-08 17:09:11 +04:00
|
|
|
void bmdma_init(IDEBus *bus, BMDMAState *bm, PCIIDEState *d)
|
2010-12-15 02:23:00 +03:00
|
|
|
{
|
|
|
|
qemu_irq *irq;
|
|
|
|
|
|
|
|
if (bus->dma == &bm->dma) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
bm->dma.ops = &bmdma_ops;
|
|
|
|
bus->dma = &bm->dma;
|
|
|
|
bm->irq = bus->irq;
|
|
|
|
irq = qemu_allocate_irqs(bmdma_irq, bm, 1);
|
|
|
|
bus->irq = *irq;
|
2011-08-08 17:09:11 +04:00
|
|
|
bm->pci_dev = d;
|
2010-12-15 02:23:00 +03:00
|
|
|
}
|
2013-07-17 20:44:48 +04:00
|
|
|
|
|
|
|
static const TypeInfo pci_ide_type_info = {
|
|
|
|
.name = TYPE_PCI_IDE,
|
|
|
|
.parent = TYPE_PCI_DEVICE,
|
|
|
|
.instance_size = sizeof(PCIIDEState),
|
|
|
|
.abstract = true,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void pci_ide_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&pci_ide_type_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(pci_ide_register_types)
|