2009-08-23 17:38:50 +04:00
|
|
|
/*
|
|
|
|
* Bit-Bang i2c emulation extracted from
|
|
|
|
* Marvell MV88W8618 / Freecom MusicPal emulation.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2008 Jan Kiszka
|
|
|
|
*
|
2011-06-26 06:21:35 +04:00
|
|
|
* This code is licensed under the GNU GPL v2.
|
2012-01-13 20:44:23 +04:00
|
|
|
*
|
|
|
|
* Contributions after 2012-01-13 are licensed under the terms of the
|
|
|
|
* GNU GPL, version 2 or (at your option) any later version.
|
2009-08-23 17:38:50 +04:00
|
|
|
*/
|
2016-01-26 21:17:30 +03:00
|
|
|
#include "qemu/osdep.h"
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/hw.h"
|
2013-03-18 20:36:02 +04:00
|
|
|
#include "bitbang_i2c.h"
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/sysbus.h"
|
2009-08-23 17:38:50 +04:00
|
|
|
|
2009-11-21 02:37:15 +03:00
|
|
|
//#define DEBUG_BITBANG_I2C
|
|
|
|
|
|
|
|
#ifdef DEBUG_BITBANG_I2C
|
|
|
|
#define DPRINTF(fmt, ...) \
|
|
|
|
do { printf("bitbang_i2c: " fmt , ## __VA_ARGS__); } while (0)
|
|
|
|
#else
|
|
|
|
#define DPRINTF(fmt, ...) do {} while(0)
|
|
|
|
#endif
|
|
|
|
|
2009-08-23 17:38:50 +04:00
|
|
|
typedef enum bitbang_i2c_state {
|
|
|
|
STOPPED = 0,
|
|
|
|
SENDING_BIT7,
|
|
|
|
SENDING_BIT6,
|
|
|
|
SENDING_BIT5,
|
|
|
|
SENDING_BIT4,
|
|
|
|
SENDING_BIT3,
|
|
|
|
SENDING_BIT2,
|
|
|
|
SENDING_BIT1,
|
|
|
|
SENDING_BIT0,
|
|
|
|
WAITING_FOR_ACK,
|
|
|
|
RECEIVING_BIT7,
|
|
|
|
RECEIVING_BIT6,
|
|
|
|
RECEIVING_BIT5,
|
|
|
|
RECEIVING_BIT4,
|
|
|
|
RECEIVING_BIT3,
|
|
|
|
RECEIVING_BIT2,
|
|
|
|
RECEIVING_BIT1,
|
|
|
|
RECEIVING_BIT0,
|
2011-05-28 18:55:52 +04:00
|
|
|
SENDING_ACK,
|
|
|
|
SENT_NACK
|
2009-08-23 17:38:50 +04:00
|
|
|
} bitbang_i2c_state;
|
|
|
|
|
2009-11-21 02:37:15 +03:00
|
|
|
struct bitbang_i2c_interface {
|
2013-08-03 02:18:51 +04:00
|
|
|
I2CBus *bus;
|
2009-08-23 17:38:50 +04:00
|
|
|
bitbang_i2c_state state;
|
|
|
|
int last_data;
|
|
|
|
int last_clock;
|
2009-11-21 02:37:15 +03:00
|
|
|
int device_out;
|
2009-08-23 17:38:50 +04:00
|
|
|
uint8_t buffer;
|
|
|
|
int current_addr;
|
2009-11-21 02:37:15 +03:00
|
|
|
};
|
2009-08-23 17:38:50 +04:00
|
|
|
|
|
|
|
static void bitbang_i2c_enter_stop(bitbang_i2c_interface *i2c)
|
|
|
|
{
|
2009-11-21 02:37:15 +03:00
|
|
|
DPRINTF("STOP\n");
|
2009-08-23 17:38:50 +04:00
|
|
|
if (i2c->current_addr >= 0)
|
|
|
|
i2c_end_transfer(i2c->bus);
|
|
|
|
i2c->current_addr = -1;
|
|
|
|
i2c->state = STOPPED;
|
|
|
|
}
|
|
|
|
|
2009-11-21 02:37:15 +03:00
|
|
|
/* Set device data pin. */
|
|
|
|
static int bitbang_i2c_ret(bitbang_i2c_interface *i2c, int level)
|
|
|
|
{
|
|
|
|
i2c->device_out = level;
|
|
|
|
//DPRINTF("%d %d %d\n", i2c->last_clock, i2c->last_data, i2c->device_out);
|
|
|
|
return level & i2c->last_data;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Leave device data pin unodified. */
|
|
|
|
static int bitbang_i2c_nop(bitbang_i2c_interface *i2c)
|
|
|
|
{
|
|
|
|
return bitbang_i2c_ret(i2c, i2c->device_out);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Returns data line level. */
|
|
|
|
int bitbang_i2c_set(bitbang_i2c_interface *i2c, int line, int level)
|
2009-08-23 17:38:50 +04:00
|
|
|
{
|
|
|
|
int data;
|
|
|
|
|
2009-11-21 02:37:15 +03:00
|
|
|
if (level != 0 && level != 1) {
|
|
|
|
abort();
|
|
|
|
}
|
2009-08-23 17:38:50 +04:00
|
|
|
|
2009-11-21 02:37:15 +03:00
|
|
|
if (line == BITBANG_I2C_SDA) {
|
|
|
|
if (level == i2c->last_data) {
|
|
|
|
return bitbang_i2c_nop(i2c);
|
|
|
|
}
|
|
|
|
i2c->last_data = level;
|
|
|
|
if (i2c->last_clock == 0) {
|
|
|
|
return bitbang_i2c_nop(i2c);
|
|
|
|
}
|
|
|
|
if (level == 0) {
|
|
|
|
DPRINTF("START\n");
|
|
|
|
/* START condition. */
|
2009-08-23 17:38:50 +04:00
|
|
|
i2c->state = SENDING_BIT7;
|
2009-11-21 02:37:15 +03:00
|
|
|
i2c->current_addr = -1;
|
|
|
|
} else {
|
|
|
|
/* STOP condition. */
|
2009-08-23 17:38:50 +04:00
|
|
|
bitbang_i2c_enter_stop(i2c);
|
2009-11-21 02:37:15 +03:00
|
|
|
}
|
|
|
|
return bitbang_i2c_ret(i2c, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
data = i2c->last_data;
|
|
|
|
if (i2c->last_clock == level) {
|
|
|
|
return bitbang_i2c_nop(i2c);
|
|
|
|
}
|
|
|
|
i2c->last_clock = level;
|
|
|
|
if (level == 0) {
|
|
|
|
/* State is set/read at the start of the clock pulse.
|
|
|
|
release the data line at the end. */
|
|
|
|
return bitbang_i2c_ret(i2c, 1);
|
|
|
|
}
|
|
|
|
switch (i2c->state) {
|
|
|
|
case STOPPED:
|
2011-05-28 18:55:52 +04:00
|
|
|
case SENT_NACK:
|
2009-11-21 02:37:15 +03:00
|
|
|
return bitbang_i2c_ret(i2c, 1);
|
2009-08-23 17:38:50 +04:00
|
|
|
|
|
|
|
case SENDING_BIT7 ... SENDING_BIT0:
|
2009-11-21 02:37:15 +03:00
|
|
|
i2c->buffer = (i2c->buffer << 1) | data;
|
|
|
|
/* will end up in WAITING_FOR_ACK */
|
|
|
|
i2c->state++;
|
|
|
|
return bitbang_i2c_ret(i2c, 1);
|
2009-08-23 17:38:50 +04:00
|
|
|
|
|
|
|
case WAITING_FOR_ACK:
|
2009-11-21 02:37:15 +03:00
|
|
|
if (i2c->current_addr < 0) {
|
|
|
|
i2c->current_addr = i2c->buffer;
|
|
|
|
DPRINTF("Address 0x%02x\n", i2c->current_addr);
|
|
|
|
i2c_start_transfer(i2c->bus, i2c->current_addr >> 1,
|
|
|
|
i2c->current_addr & 1);
|
|
|
|
} else {
|
|
|
|
DPRINTF("Sent 0x%02x\n", i2c->buffer);
|
|
|
|
i2c_send(i2c->bus, i2c->buffer);
|
|
|
|
}
|
|
|
|
if (i2c->current_addr & 1) {
|
|
|
|
i2c->state = RECEIVING_BIT7;
|
|
|
|
} else {
|
|
|
|
i2c->state = SENDING_BIT7;
|
|
|
|
}
|
|
|
|
return bitbang_i2c_ret(i2c, 0);
|
|
|
|
|
|
|
|
case RECEIVING_BIT7:
|
|
|
|
i2c->buffer = i2c_recv(i2c->bus);
|
|
|
|
DPRINTF("RX byte 0x%02x\n", i2c->buffer);
|
|
|
|
/* Fall through... */
|
|
|
|
case RECEIVING_BIT6 ... RECEIVING_BIT0:
|
|
|
|
data = i2c->buffer >> 7;
|
|
|
|
/* will end up in SENDING_ACK */
|
|
|
|
i2c->state++;
|
|
|
|
i2c->buffer <<= 1;
|
|
|
|
return bitbang_i2c_ret(i2c, data);
|
2009-08-23 17:38:50 +04:00
|
|
|
|
|
|
|
case SENDING_ACK:
|
2009-11-21 02:37:15 +03:00
|
|
|
i2c->state = RECEIVING_BIT7;
|
|
|
|
if (data != 0) {
|
|
|
|
DPRINTF("NACKED\n");
|
2011-05-28 18:55:52 +04:00
|
|
|
i2c->state = SENT_NACK;
|
2009-11-21 02:37:15 +03:00
|
|
|
i2c_nack(i2c->bus);
|
|
|
|
} else {
|
|
|
|
DPRINTF("ACKED\n");
|
|
|
|
}
|
|
|
|
return bitbang_i2c_ret(i2c, 1);
|
2009-08-23 17:38:50 +04:00
|
|
|
}
|
2009-11-21 02:37:15 +03:00
|
|
|
abort();
|
|
|
|
}
|
|
|
|
|
2013-08-03 02:18:51 +04:00
|
|
|
bitbang_i2c_interface *bitbang_i2c_init(I2CBus *bus)
|
2009-11-21 02:37:15 +03:00
|
|
|
{
|
|
|
|
bitbang_i2c_interface *s;
|
|
|
|
|
2011-08-21 07:09:37 +04:00
|
|
|
s = g_malloc0(sizeof(bitbang_i2c_interface));
|
2009-11-21 02:37:15 +03:00
|
|
|
|
|
|
|
s->bus = bus;
|
|
|
|
s->last_data = 1;
|
|
|
|
s->last_clock = 1;
|
|
|
|
s->device_out = 1;
|
|
|
|
|
|
|
|
return s;
|
|
|
|
}
|
2009-08-23 17:38:50 +04:00
|
|
|
|
2009-11-21 02:37:15 +03:00
|
|
|
/* GPIO interface. */
|
2013-07-26 20:13:46 +04:00
|
|
|
|
|
|
|
#define TYPE_GPIO_I2C "gpio_i2c"
|
|
|
|
#define GPIO_I2C(obj) OBJECT_CHECK(GPIOI2CState, (obj), TYPE_GPIO_I2C)
|
|
|
|
|
|
|
|
typedef struct GPIOI2CState {
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
2011-11-14 14:59:29 +04:00
|
|
|
MemoryRegion dummy_iomem;
|
2009-11-21 02:37:15 +03:00
|
|
|
bitbang_i2c_interface *bitbang;
|
|
|
|
int last_level;
|
|
|
|
qemu_irq out;
|
|
|
|
} GPIOI2CState;
|
|
|
|
|
|
|
|
static void bitbang_i2c_gpio_set(void *opaque, int irq, int level)
|
|
|
|
{
|
|
|
|
GPIOI2CState *s = opaque;
|
|
|
|
|
|
|
|
level = bitbang_i2c_set(s->bitbang, irq, level);
|
|
|
|
if (level != s->last_level) {
|
|
|
|
s->last_level = level;
|
|
|
|
qemu_set_irq(s->out, level);
|
|
|
|
}
|
2009-08-23 17:38:50 +04:00
|
|
|
}
|
|
|
|
|
2013-07-26 20:13:46 +04:00
|
|
|
static int gpio_i2c_init(SysBusDevice *sbd)
|
2009-08-23 17:38:50 +04:00
|
|
|
{
|
2013-07-26 20:13:46 +04:00
|
|
|
DeviceState *dev = DEVICE(sbd);
|
|
|
|
GPIOI2CState *s = GPIO_I2C(dev);
|
2013-08-03 02:18:51 +04:00
|
|
|
I2CBus *bus;
|
2009-08-23 17:38:50 +04:00
|
|
|
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init(&s->dummy_iomem, OBJECT(s), "gpio_i2c", 0);
|
2013-07-26 20:13:46 +04:00
|
|
|
sysbus_init_mmio(sbd, &s->dummy_iomem);
|
2009-08-23 17:38:50 +04:00
|
|
|
|
2013-07-26 20:13:46 +04:00
|
|
|
bus = i2c_init_bus(dev, "i2c");
|
2009-11-21 02:37:15 +03:00
|
|
|
s->bitbang = bitbang_i2c_init(bus);
|
2009-08-23 17:38:50 +04:00
|
|
|
|
2013-07-26 20:13:46 +04:00
|
|
|
qdev_init_gpio_in(dev, bitbang_i2c_gpio_set, 2);
|
|
|
|
qdev_init_gpio_out(dev, &s->out, 1);
|
2009-08-14 12:36:05 +04:00
|
|
|
|
|
|
|
return 0;
|
2009-08-23 17:38:50 +04:00
|
|
|
}
|
|
|
|
|
2012-01-24 23:12:29 +04:00
|
|
|
static void gpio_i2c_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-24 23:12:29 +04:00
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->init = gpio_i2c_init;
|
2013-07-29 18:17:45 +04:00
|
|
|
set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
|
2011-12-08 07:34:16 +04:00
|
|
|
dc->desc = "Virtual GPIO to I2C bridge";
|
2012-01-24 23:12:29 +04:00
|
|
|
}
|
|
|
|
|
2013-01-10 19:19:07 +04:00
|
|
|
static const TypeInfo gpio_i2c_info = {
|
2013-07-26 20:13:46 +04:00
|
|
|
.name = TYPE_GPIO_I2C,
|
2011-12-08 07:34:16 +04:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(GPIOI2CState),
|
|
|
|
.class_init = gpio_i2c_class_init,
|
2009-11-21 02:37:15 +03:00
|
|
|
};
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
static void bitbang_i2c_register_types(void)
|
2009-08-23 17:38:50 +04:00
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
type_register_static(&gpio_i2c_info);
|
2009-08-23 17:38:50 +04:00
|
|
|
}
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
type_init(bitbang_i2c_register_types)
|