2004-12-20 02:18:01 +03:00
|
|
|
/*
|
2009-01-12 20:38:28 +03:00
|
|
|
* QEMU ESCC (Z8030/Z8530/Z85C30/SCC/ESCC) serial port emulation
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2005-04-07 00:42:35 +04:00
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2004-12-20 02:18:01 +03:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2009-07-15 12:51:32 +04:00
|
|
|
|
2007-11-17 20:14:51 +03:00
|
|
|
#include "hw.h"
|
2009-07-15 12:51:32 +04:00
|
|
|
#include "sysbus.h"
|
2009-01-12 20:38:28 +03:00
|
|
|
#include "escc.h"
|
2007-11-17 20:14:51 +03:00
|
|
|
#include "qemu-char.h"
|
|
|
|
#include "console.h"
|
2011-08-07 15:01:05 +04:00
|
|
|
#include "trace.h"
|
2004-12-20 02:18:01 +03:00
|
|
|
|
|
|
|
/*
|
2009-10-24 20:09:01 +04:00
|
|
|
* Chipset docs:
|
|
|
|
* "Z80C30/Z85C30/Z80230/Z85230/Z85233 SCC/ESCC User Manual",
|
|
|
|
* http://www.zilog.com/docs/serial/scc_escc_um.pdf
|
|
|
|
*
|
2009-01-12 20:38:28 +03:00
|
|
|
* On Sparc32 this is the serial port, mouse and keyboard part of chip STP2001
|
2004-12-20 02:18:01 +03:00
|
|
|
* (Slave I/O), also produced as NCR89C105. See
|
|
|
|
* http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2004-12-20 02:18:01 +03:00
|
|
|
* The serial ports implement full AMD AM8530 or Zilog Z8530 chips,
|
|
|
|
* mouse and keyboard ports don't implement all functions and they are
|
|
|
|
* only asynchronous. There is no DMA.
|
|
|
|
*
|
2009-01-12 20:38:28 +03:00
|
|
|
* Z85C30 is also used on PowerMacs. There are some small differences
|
|
|
|
* between Sparc version (sunzilog) and PowerMac (pmac):
|
|
|
|
* Offset between control and data registers
|
|
|
|
* There is some kind of lockup bug, but we can ignore it
|
|
|
|
* CTS is inverted
|
|
|
|
* DMA on pmac using DBDMA chip
|
|
|
|
* pmac can do IRDA and faster rates, sunzilog can only do 38400
|
|
|
|
* pmac baud rate generator clock is 3.6864 MHz, sunzilog 4.9152 MHz
|
2004-12-20 02:18:01 +03:00
|
|
|
*/
|
|
|
|
|
2006-09-09 15:35:47 +04:00
|
|
|
/*
|
|
|
|
* Modifications:
|
|
|
|
* 2006-Aug-10 Igor Kovalenko : Renamed KBDQueue to SERIOQueue, implemented
|
|
|
|
* serial mouse queue.
|
|
|
|
* Implemented serial mouse protocol.
|
2010-08-15 18:04:41 +04:00
|
|
|
*
|
|
|
|
* 2010-May-23 Artyom Tarasenko: Reworked IUS logic
|
2006-09-09 15:35:47 +04:00
|
|
|
*/
|
|
|
|
|
2005-04-07 00:42:35 +04:00
|
|
|
typedef enum {
|
|
|
|
chn_a, chn_b,
|
2010-02-07 11:05:47 +03:00
|
|
|
} ChnID;
|
2005-04-07 00:42:35 +04:00
|
|
|
|
2006-09-09 16:17:15 +04:00
|
|
|
#define CHN_C(s) ((s)->chn == chn_b? 'b' : 'a')
|
|
|
|
|
2005-04-07 00:42:35 +04:00
|
|
|
typedef enum {
|
|
|
|
ser, kbd, mouse,
|
2010-02-07 11:05:47 +03:00
|
|
|
} ChnType;
|
2005-04-07 00:42:35 +04:00
|
|
|
|
2006-09-09 15:35:47 +04:00
|
|
|
#define SERIO_QUEUE_SIZE 256
|
2005-04-07 00:42:35 +04:00
|
|
|
|
|
|
|
typedef struct {
|
2006-09-09 15:35:47 +04:00
|
|
|
uint8_t data[SERIO_QUEUE_SIZE];
|
2005-04-07 00:42:35 +04:00
|
|
|
int rptr, wptr, count;
|
2006-09-09 15:35:47 +04:00
|
|
|
} SERIOQueue;
|
2005-04-07 00:42:35 +04:00
|
|
|
|
2007-12-10 23:05:09 +03:00
|
|
|
#define SERIAL_REGS 16
|
2004-12-20 02:18:01 +03:00
|
|
|
typedef struct ChannelState {
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq irq;
|
2008-05-10 14:12:00 +04:00
|
|
|
uint32_t rxint, txint, rxint_under_svc, txint_under_svc;
|
2005-04-07 00:42:35 +04:00
|
|
|
struct ChannelState *otherchn;
|
2011-08-07 23:55:23 +04:00
|
|
|
uint32_t reg;
|
|
|
|
uint8_t wregs[SERIAL_REGS], rregs[SERIAL_REGS];
|
2006-09-09 15:35:47 +04:00
|
|
|
SERIOQueue queue;
|
2004-12-20 02:18:01 +03:00
|
|
|
CharDriverState *chr;
|
2007-09-23 15:48:47 +04:00
|
|
|
int e0_mode, led_mode, caps_lock_mode, num_lock_mode;
|
2007-12-04 23:58:31 +03:00
|
|
|
int disabled;
|
2009-01-12 20:38:28 +03:00
|
|
|
int clock;
|
2009-10-24 20:07:10 +04:00
|
|
|
uint32_t vmstate_dummy;
|
2011-08-07 23:55:23 +04:00
|
|
|
ChnID chn; // this channel, A (base+4) or B (base+0)
|
|
|
|
ChnType type;
|
|
|
|
uint8_t rx, tx;
|
2004-12-20 02:18:01 +03:00
|
|
|
} ChannelState;
|
|
|
|
|
|
|
|
struct SerialState {
|
2009-07-15 12:51:32 +04:00
|
|
|
SysBusDevice busdev;
|
2004-12-20 02:18:01 +03:00
|
|
|
struct ChannelState chn[2];
|
2009-08-03 19:35:23 +04:00
|
|
|
uint32_t it_shift;
|
2011-08-08 17:09:17 +04:00
|
|
|
MemoryRegion mmio;
|
2009-07-15 15:43:31 +04:00
|
|
|
uint32_t disabled;
|
|
|
|
uint32_t frequency;
|
2004-12-20 02:18:01 +03:00
|
|
|
};
|
|
|
|
|
2007-12-10 23:05:09 +03:00
|
|
|
#define SERIAL_CTRL 0
|
|
|
|
#define SERIAL_DATA 1
|
|
|
|
|
|
|
|
#define W_CMD 0
|
|
|
|
#define CMD_PTR_MASK 0x07
|
|
|
|
#define CMD_CMD_MASK 0x38
|
|
|
|
#define CMD_HI 0x08
|
|
|
|
#define CMD_CLR_TXINT 0x28
|
|
|
|
#define CMD_CLR_IUS 0x38
|
|
|
|
#define W_INTR 1
|
|
|
|
#define INTR_INTALL 0x01
|
|
|
|
#define INTR_TXINT 0x02
|
|
|
|
#define INTR_RXMODEMSK 0x18
|
|
|
|
#define INTR_RXINT1ST 0x08
|
|
|
|
#define INTR_RXINTALL 0x10
|
|
|
|
#define W_IVEC 2
|
|
|
|
#define W_RXCTRL 3
|
|
|
|
#define RXCTRL_RXEN 0x01
|
|
|
|
#define W_TXCTRL1 4
|
|
|
|
#define TXCTRL1_PAREN 0x01
|
|
|
|
#define TXCTRL1_PAREV 0x02
|
|
|
|
#define TXCTRL1_1STOP 0x04
|
|
|
|
#define TXCTRL1_1HSTOP 0x08
|
|
|
|
#define TXCTRL1_2STOP 0x0c
|
|
|
|
#define TXCTRL1_STPMSK 0x0c
|
|
|
|
#define TXCTRL1_CLK1X 0x00
|
|
|
|
#define TXCTRL1_CLK16X 0x40
|
|
|
|
#define TXCTRL1_CLK32X 0x80
|
|
|
|
#define TXCTRL1_CLK64X 0xc0
|
|
|
|
#define TXCTRL1_CLKMSK 0xc0
|
|
|
|
#define W_TXCTRL2 5
|
|
|
|
#define TXCTRL2_TXEN 0x08
|
|
|
|
#define TXCTRL2_BITMSK 0x60
|
|
|
|
#define TXCTRL2_5BITS 0x00
|
|
|
|
#define TXCTRL2_7BITS 0x20
|
|
|
|
#define TXCTRL2_6BITS 0x40
|
|
|
|
#define TXCTRL2_8BITS 0x60
|
|
|
|
#define W_SYNC1 6
|
|
|
|
#define W_SYNC2 7
|
|
|
|
#define W_TXBUF 8
|
|
|
|
#define W_MINTR 9
|
|
|
|
#define MINTR_STATUSHI 0x10
|
|
|
|
#define MINTR_RST_MASK 0xc0
|
|
|
|
#define MINTR_RST_B 0x40
|
|
|
|
#define MINTR_RST_A 0x80
|
|
|
|
#define MINTR_RST_ALL 0xc0
|
|
|
|
#define W_MISC1 10
|
|
|
|
#define W_CLOCK 11
|
|
|
|
#define CLOCK_TRXC 0x08
|
|
|
|
#define W_BRGLO 12
|
|
|
|
#define W_BRGHI 13
|
|
|
|
#define W_MISC2 14
|
|
|
|
#define MISC2_PLLDIS 0x30
|
|
|
|
#define W_EXTINT 15
|
|
|
|
#define EXTINT_DCD 0x08
|
|
|
|
#define EXTINT_SYNCINT 0x10
|
|
|
|
#define EXTINT_CTSINT 0x20
|
|
|
|
#define EXTINT_TXUNDRN 0x40
|
|
|
|
#define EXTINT_BRKINT 0x80
|
|
|
|
|
|
|
|
#define R_STATUS 0
|
|
|
|
#define STATUS_RXAV 0x01
|
|
|
|
#define STATUS_ZERO 0x02
|
|
|
|
#define STATUS_TXEMPTY 0x04
|
|
|
|
#define STATUS_DCD 0x08
|
|
|
|
#define STATUS_SYNC 0x10
|
|
|
|
#define STATUS_CTS 0x20
|
|
|
|
#define STATUS_TXUNDRN 0x40
|
|
|
|
#define STATUS_BRK 0x80
|
|
|
|
#define R_SPEC 1
|
|
|
|
#define SPEC_ALLSENT 0x01
|
|
|
|
#define SPEC_BITS8 0x06
|
|
|
|
#define R_IVEC 2
|
|
|
|
#define IVEC_TXINTB 0x00
|
|
|
|
#define IVEC_LONOINT 0x06
|
|
|
|
#define IVEC_LORXINTA 0x0c
|
|
|
|
#define IVEC_LORXINTB 0x04
|
|
|
|
#define IVEC_LOTXINTA 0x08
|
|
|
|
#define IVEC_HINOINT 0x60
|
|
|
|
#define IVEC_HIRXINTA 0x30
|
|
|
|
#define IVEC_HIRXINTB 0x20
|
|
|
|
#define IVEC_HITXINTA 0x10
|
|
|
|
#define R_INTR 3
|
|
|
|
#define INTR_EXTINTB 0x01
|
|
|
|
#define INTR_TXINTB 0x02
|
|
|
|
#define INTR_RXINTB 0x04
|
|
|
|
#define INTR_EXTINTA 0x08
|
|
|
|
#define INTR_TXINTA 0x10
|
|
|
|
#define INTR_RXINTA 0x20
|
|
|
|
#define R_IPEN 4
|
|
|
|
#define R_TXCTRL1 5
|
|
|
|
#define R_TXCTRL2 6
|
|
|
|
#define R_BC 7
|
|
|
|
#define R_RXBUF 8
|
|
|
|
#define R_RXCTRL 9
|
|
|
|
#define R_MISC 10
|
|
|
|
#define R_MISC1 11
|
|
|
|
#define R_BRGLO 12
|
|
|
|
#define R_BRGHI 13
|
|
|
|
#define R_MISC1I 14
|
|
|
|
#define R_EXTINT 15
|
2004-12-20 02:18:01 +03:00
|
|
|
|
2005-04-07 00:42:35 +04:00
|
|
|
static void handle_kbd_command(ChannelState *s, int val);
|
|
|
|
static int serial_can_receive(void *opaque);
|
|
|
|
static void serial_receive_byte(ChannelState *s, int ch);
|
|
|
|
|
2007-04-18 23:21:38 +04:00
|
|
|
static void clear_queue(void *opaque)
|
|
|
|
{
|
|
|
|
ChannelState *s = opaque;
|
|
|
|
SERIOQueue *q = &s->queue;
|
|
|
|
q->rptr = q->wptr = q->count = 0;
|
|
|
|
}
|
|
|
|
|
2005-04-07 00:42:35 +04:00
|
|
|
static void put_queue(void *opaque, int b)
|
|
|
|
{
|
|
|
|
ChannelState *s = opaque;
|
2006-09-09 15:35:47 +04:00
|
|
|
SERIOQueue *q = &s->queue;
|
2005-04-07 00:42:35 +04:00
|
|
|
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_put_queue(CHN_C(s), b);
|
2006-09-09 15:35:47 +04:00
|
|
|
if (q->count >= SERIO_QUEUE_SIZE)
|
2005-04-07 00:42:35 +04:00
|
|
|
return;
|
|
|
|
q->data[q->wptr] = b;
|
2006-09-09 15:35:47 +04:00
|
|
|
if (++q->wptr == SERIO_QUEUE_SIZE)
|
2005-04-07 00:42:35 +04:00
|
|
|
q->wptr = 0;
|
|
|
|
q->count++;
|
|
|
|
serial_receive_byte(s, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t get_queue(void *opaque)
|
|
|
|
{
|
|
|
|
ChannelState *s = opaque;
|
2006-09-09 15:35:47 +04:00
|
|
|
SERIOQueue *q = &s->queue;
|
2005-04-07 00:42:35 +04:00
|
|
|
int val;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2005-04-07 00:42:35 +04:00
|
|
|
if (q->count == 0) {
|
2007-10-06 15:28:21 +04:00
|
|
|
return 0;
|
2005-04-07 00:42:35 +04:00
|
|
|
} else {
|
|
|
|
val = q->data[q->rptr];
|
2006-09-09 15:35:47 +04:00
|
|
|
if (++q->rptr == SERIO_QUEUE_SIZE)
|
2005-04-07 00:42:35 +04:00
|
|
|
q->rptr = 0;
|
|
|
|
q->count--;
|
|
|
|
}
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_get_queue(CHN_C(s), val);
|
2005-04-07 00:42:35 +04:00
|
|
|
if (q->count > 0)
|
2007-10-06 15:28:21 +04:00
|
|
|
serial_receive_byte(s, 0);
|
2005-04-07 00:42:35 +04:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2009-01-12 20:38:28 +03:00
|
|
|
static int escc_update_irq_chn(ChannelState *s)
|
2004-12-20 02:18:01 +03:00
|
|
|
{
|
2010-08-15 18:04:41 +04:00
|
|
|
if ((((s->wregs[W_INTR] & INTR_TXINT) && (s->txint == 1)) ||
|
2007-12-10 23:05:09 +03:00
|
|
|
// tx ints enabled, pending
|
|
|
|
((((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINT1ST) ||
|
|
|
|
((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINTALL)) &&
|
2007-10-06 15:28:21 +04:00
|
|
|
s->rxint == 1) || // rx ints enabled, pending
|
2007-12-10 23:05:09 +03:00
|
|
|
((s->wregs[W_EXTINT] & EXTINT_BRKINT) &&
|
|
|
|
(s->rregs[R_STATUS] & STATUS_BRK)))) { // break int e&p
|
2006-09-09 15:38:11 +04:00
|
|
|
return 1;
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
2006-09-09 15:38:11 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-01-12 20:38:28 +03:00
|
|
|
static void escc_update_irq(ChannelState *s)
|
2006-09-09 15:38:11 +04:00
|
|
|
{
|
|
|
|
int irq;
|
|
|
|
|
2009-01-12 20:38:28 +03:00
|
|
|
irq = escc_update_irq_chn(s);
|
|
|
|
irq |= escc_update_irq_chn(s->otherchn);
|
2006-09-09 15:38:11 +04:00
|
|
|
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_update_irq(irq);
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_set_irq(s->irq, irq);
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
2009-01-12 20:38:28 +03:00
|
|
|
static void escc_reset_chn(ChannelState *s)
|
2004-12-20 02:18:01 +03:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
s->reg = 0;
|
2009-01-12 20:31:29 +03:00
|
|
|
for (i = 0; i < SERIAL_REGS; i++) {
|
2007-10-06 15:28:21 +04:00
|
|
|
s->rregs[i] = 0;
|
|
|
|
s->wregs[i] = 0;
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
2007-12-10 23:05:09 +03:00
|
|
|
s->wregs[W_TXCTRL1] = TXCTRL1_1STOP; // 1X divisor, 1 stop bit, no parity
|
|
|
|
s->wregs[W_MINTR] = MINTR_RST_ALL;
|
|
|
|
s->wregs[W_CLOCK] = CLOCK_TRXC; // Synch mode tx clock = TRxC
|
|
|
|
s->wregs[W_MISC2] = MISC2_PLLDIS; // PLL disabled
|
|
|
|
s->wregs[W_EXTINT] = EXTINT_DCD | EXTINT_SYNCINT | EXTINT_CTSINT |
|
|
|
|
EXTINT_TXUNDRN | EXTINT_BRKINT; // Enable most interrupts
|
2007-12-04 23:58:31 +03:00
|
|
|
if (s->disabled)
|
2007-12-10 23:05:09 +03:00
|
|
|
s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_DCD | STATUS_SYNC |
|
|
|
|
STATUS_CTS | STATUS_TXUNDRN;
|
2007-12-04 23:58:31 +03:00
|
|
|
else
|
2007-12-10 23:05:09 +03:00
|
|
|
s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_TXUNDRN;
|
2007-12-27 23:24:15 +03:00
|
|
|
s->rregs[R_SPEC] = SPEC_BITS8 | SPEC_ALLSENT;
|
2004-12-20 02:18:01 +03:00
|
|
|
|
|
|
|
s->rx = s->tx = 0;
|
|
|
|
s->rxint = s->txint = 0;
|
2006-09-09 15:38:11 +04:00
|
|
|
s->rxint_under_svc = s->txint_under_svc = 0;
|
2007-09-23 15:48:47 +04:00
|
|
|
s->e0_mode = s->led_mode = s->caps_lock_mode = s->num_lock_mode = 0;
|
2007-04-18 23:21:38 +04:00
|
|
|
clear_queue(s);
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
2009-10-24 20:07:10 +04:00
|
|
|
static void escc_reset(DeviceState *d)
|
2004-12-20 02:18:01 +03:00
|
|
|
{
|
2009-10-24 20:07:10 +04:00
|
|
|
SerialState *s = container_of(d, SerialState, busdev.qdev);
|
|
|
|
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_reset_chn(&s->chn[0]);
|
|
|
|
escc_reset_chn(&s->chn[1]);
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
2005-12-05 23:31:52 +03:00
|
|
|
static inline void set_rxint(ChannelState *s)
|
|
|
|
{
|
|
|
|
s->rxint = 1;
|
2010-08-15 18:04:41 +04:00
|
|
|
/* XXX: missing daisy chainnig: chn_b rx should have a lower priority
|
|
|
|
than chn_a rx/tx/special_condition service*/
|
|
|
|
s->rxint_under_svc = 1;
|
|
|
|
if (s->chn == chn_a) {
|
2007-12-10 23:05:09 +03:00
|
|
|
s->rregs[R_INTR] |= INTR_RXINTA;
|
2010-08-15 18:04:41 +04:00
|
|
|
if (s->wregs[W_MINTR] & MINTR_STATUSHI)
|
|
|
|
s->otherchn->rregs[R_IVEC] = IVEC_HIRXINTA;
|
|
|
|
else
|
|
|
|
s->otherchn->rregs[R_IVEC] = IVEC_LORXINTA;
|
|
|
|
} else {
|
2007-12-10 23:05:09 +03:00
|
|
|
s->otherchn->rregs[R_INTR] |= INTR_RXINTB;
|
2010-08-15 18:04:41 +04:00
|
|
|
if (s->wregs[W_MINTR] & MINTR_STATUSHI)
|
|
|
|
s->rregs[R_IVEC] = IVEC_HIRXINTB;
|
|
|
|
else
|
|
|
|
s->rregs[R_IVEC] = IVEC_LORXINTB;
|
|
|
|
}
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_update_irq(s);
|
2005-12-05 23:31:52 +03:00
|
|
|
}
|
|
|
|
|
2008-01-18 00:07:04 +03:00
|
|
|
static inline void set_txint(ChannelState *s)
|
|
|
|
{
|
|
|
|
s->txint = 1;
|
|
|
|
if (!s->rxint_under_svc) {
|
|
|
|
s->txint_under_svc = 1;
|
|
|
|
if (s->chn == chn_a) {
|
2011-01-27 10:21:35 +03:00
|
|
|
if (s->wregs[W_INTR] & INTR_TXINT) {
|
|
|
|
s->rregs[R_INTR] |= INTR_TXINTA;
|
|
|
|
}
|
2008-01-18 00:07:04 +03:00
|
|
|
if (s->wregs[W_MINTR] & MINTR_STATUSHI)
|
|
|
|
s->otherchn->rregs[R_IVEC] = IVEC_HITXINTA;
|
|
|
|
else
|
|
|
|
s->otherchn->rregs[R_IVEC] = IVEC_LOTXINTA;
|
|
|
|
} else {
|
|
|
|
s->rregs[R_IVEC] = IVEC_TXINTB;
|
2011-01-27 10:21:35 +03:00
|
|
|
if (s->wregs[W_INTR] & INTR_TXINT) {
|
|
|
|
s->otherchn->rregs[R_INTR] |= INTR_TXINTB;
|
|
|
|
}
|
2008-01-18 00:07:04 +03:00
|
|
|
}
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_update_irq(s);
|
2010-08-15 18:04:41 +04:00
|
|
|
}
|
2008-01-18 00:07:04 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void clr_rxint(ChannelState *s)
|
|
|
|
{
|
|
|
|
s->rxint = 0;
|
|
|
|
s->rxint_under_svc = 0;
|
|
|
|
if (s->chn == chn_a) {
|
|
|
|
if (s->wregs[W_MINTR] & MINTR_STATUSHI)
|
|
|
|
s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
|
|
|
|
else
|
|
|
|
s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
|
|
|
|
s->rregs[R_INTR] &= ~INTR_RXINTA;
|
|
|
|
} else {
|
|
|
|
if (s->wregs[W_MINTR] & MINTR_STATUSHI)
|
|
|
|
s->rregs[R_IVEC] = IVEC_HINOINT;
|
|
|
|
else
|
|
|
|
s->rregs[R_IVEC] = IVEC_LONOINT;
|
|
|
|
s->otherchn->rregs[R_INTR] &= ~INTR_RXINTB;
|
|
|
|
}
|
|
|
|
if (s->txint)
|
|
|
|
set_txint(s);
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_update_irq(s);
|
2008-01-18 00:07:04 +03:00
|
|
|
}
|
|
|
|
|
2005-12-05 23:31:52 +03:00
|
|
|
static inline void clr_txint(ChannelState *s)
|
|
|
|
{
|
|
|
|
s->txint = 0;
|
2006-09-09 15:38:11 +04:00
|
|
|
s->txint_under_svc = 0;
|
2007-04-20 23:35:25 +04:00
|
|
|
if (s->chn == chn_a) {
|
2007-12-10 23:05:09 +03:00
|
|
|
if (s->wregs[W_MINTR] & MINTR_STATUSHI)
|
|
|
|
s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
|
2007-04-20 23:35:25 +04:00
|
|
|
else
|
2007-12-10 23:05:09 +03:00
|
|
|
s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
|
|
|
|
s->rregs[R_INTR] &= ~INTR_TXINTA;
|
2007-04-20 23:35:25 +04:00
|
|
|
} else {
|
2010-08-15 18:04:41 +04:00
|
|
|
s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
|
2007-12-10 23:05:09 +03:00
|
|
|
if (s->wregs[W_MINTR] & MINTR_STATUSHI)
|
|
|
|
s->rregs[R_IVEC] = IVEC_HINOINT;
|
2007-04-20 23:35:25 +04:00
|
|
|
else
|
2007-12-10 23:05:09 +03:00
|
|
|
s->rregs[R_IVEC] = IVEC_LONOINT;
|
|
|
|
s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
|
2007-04-20 23:35:25 +04:00
|
|
|
}
|
2006-09-09 15:38:11 +04:00
|
|
|
if (s->rxint)
|
|
|
|
set_rxint(s);
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_update_irq(s);
|
2005-12-05 23:31:52 +03:00
|
|
|
}
|
|
|
|
|
2009-01-12 20:38:28 +03:00
|
|
|
static void escc_update_parameters(ChannelState *s)
|
2006-09-09 16:17:15 +04:00
|
|
|
{
|
|
|
|
int speed, parity, data_bits, stop_bits;
|
|
|
|
QEMUSerialSetParams ssp;
|
|
|
|
|
|
|
|
if (!s->chr || s->type != ser)
|
|
|
|
return;
|
|
|
|
|
2007-12-10 23:05:09 +03:00
|
|
|
if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREN) {
|
|
|
|
if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREV)
|
2006-09-09 16:17:15 +04:00
|
|
|
parity = 'E';
|
|
|
|
else
|
|
|
|
parity = 'O';
|
|
|
|
} else {
|
|
|
|
parity = 'N';
|
|
|
|
}
|
2007-12-10 23:05:09 +03:00
|
|
|
if ((s->wregs[W_TXCTRL1] & TXCTRL1_STPMSK) == TXCTRL1_2STOP)
|
2006-09-09 16:17:15 +04:00
|
|
|
stop_bits = 2;
|
|
|
|
else
|
|
|
|
stop_bits = 1;
|
2007-12-10 23:05:09 +03:00
|
|
|
switch (s->wregs[W_TXCTRL2] & TXCTRL2_BITMSK) {
|
|
|
|
case TXCTRL2_5BITS:
|
2006-09-09 16:17:15 +04:00
|
|
|
data_bits = 5;
|
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case TXCTRL2_7BITS:
|
2006-09-09 16:17:15 +04:00
|
|
|
data_bits = 7;
|
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case TXCTRL2_6BITS:
|
2006-09-09 16:17:15 +04:00
|
|
|
data_bits = 6;
|
|
|
|
break;
|
|
|
|
default:
|
2007-12-10 23:05:09 +03:00
|
|
|
case TXCTRL2_8BITS:
|
2006-09-09 16:17:15 +04:00
|
|
|
data_bits = 8;
|
|
|
|
break;
|
|
|
|
}
|
2009-01-12 20:38:28 +03:00
|
|
|
speed = s->clock / ((s->wregs[W_BRGLO] | (s->wregs[W_BRGHI] << 8)) + 2);
|
2007-12-10 23:05:09 +03:00
|
|
|
switch (s->wregs[W_TXCTRL1] & TXCTRL1_CLKMSK) {
|
|
|
|
case TXCTRL1_CLK1X:
|
2006-09-09 16:17:15 +04:00
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case TXCTRL1_CLK16X:
|
2006-09-09 16:17:15 +04:00
|
|
|
speed /= 16;
|
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case TXCTRL1_CLK32X:
|
2006-09-09 16:17:15 +04:00
|
|
|
speed /= 32;
|
|
|
|
break;
|
|
|
|
default:
|
2007-12-10 23:05:09 +03:00
|
|
|
case TXCTRL1_CLK64X:
|
2006-09-09 16:17:15 +04:00
|
|
|
speed /= 64;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
ssp.speed = speed;
|
|
|
|
ssp.parity = parity;
|
|
|
|
ssp.data_bits = data_bits;
|
|
|
|
ssp.stop_bits = stop_bits;
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_update_parameters(CHN_C(s), speed, parity, data_bits, stop_bits);
|
2011-08-15 20:17:34 +04:00
|
|
|
qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
|
2006-09-09 16:17:15 +04:00
|
|
|
}
|
|
|
|
|
2011-08-08 17:09:17 +04:00
|
|
|
static void escc_mem_write(void *opaque, target_phys_addr_t addr,
|
|
|
|
uint64_t val, unsigned size)
|
2004-12-20 02:18:01 +03:00
|
|
|
{
|
2007-06-25 23:56:13 +04:00
|
|
|
SerialState *serial = opaque;
|
2004-12-20 02:18:01 +03:00
|
|
|
ChannelState *s;
|
|
|
|
uint32_t saddr;
|
|
|
|
int newreg, channel;
|
|
|
|
|
|
|
|
val &= 0xff;
|
2009-01-12 20:38:28 +03:00
|
|
|
saddr = (addr >> serial->it_shift) & 1;
|
|
|
|
channel = (addr >> (serial->it_shift + 1)) & 1;
|
2007-06-25 23:56:13 +04:00
|
|
|
s = &serial->chn[channel];
|
2004-12-20 02:18:01 +03:00
|
|
|
switch (saddr) {
|
2007-12-10 23:05:09 +03:00
|
|
|
case SERIAL_CTRL:
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_mem_writeb_ctrl(CHN_C(s), s->reg, val & 0xff);
|
2007-10-06 15:28:21 +04:00
|
|
|
newreg = 0;
|
|
|
|
switch (s->reg) {
|
2007-12-10 23:05:09 +03:00
|
|
|
case W_CMD:
|
|
|
|
newreg = val & CMD_PTR_MASK;
|
|
|
|
val &= CMD_CMD_MASK;
|
2007-10-06 15:28:21 +04:00
|
|
|
switch (val) {
|
2007-12-10 23:05:09 +03:00
|
|
|
case CMD_HI:
|
|
|
|
newreg |= CMD_HI;
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case CMD_CLR_TXINT:
|
2005-12-05 23:31:52 +03:00
|
|
|
clr_txint(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case CMD_CLR_IUS:
|
2010-08-15 18:04:41 +04:00
|
|
|
if (s->rxint_under_svc) {
|
|
|
|
s->rxint_under_svc = 0;
|
|
|
|
if (s->txint) {
|
|
|
|
set_txint(s);
|
|
|
|
}
|
|
|
|
} else if (s->txint_under_svc) {
|
|
|
|
s->txint_under_svc = 0;
|
|
|
|
}
|
|
|
|
escc_update_irq(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case W_INTR ... W_RXCTRL:
|
|
|
|
case W_SYNC1 ... W_TXBUF:
|
|
|
|
case W_MISC1 ... W_CLOCK:
|
|
|
|
case W_MISC2 ... W_EXTINT:
|
2007-10-06 15:28:21 +04:00
|
|
|
s->wregs[s->reg] = val;
|
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case W_TXCTRL1:
|
|
|
|
case W_TXCTRL2:
|
2008-04-12 12:47:27 +04:00
|
|
|
s->wregs[s->reg] = val;
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_update_parameters(s);
|
2008-04-12 12:47:27 +04:00
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case W_BRGLO:
|
|
|
|
case W_BRGHI:
|
2007-10-06 15:28:21 +04:00
|
|
|
s->wregs[s->reg] = val;
|
2008-04-12 12:47:27 +04:00
|
|
|
s->rregs[s->reg] = val;
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_update_parameters(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case W_MINTR:
|
|
|
|
switch (val & MINTR_RST_MASK) {
|
2007-10-06 15:28:21 +04:00
|
|
|
case 0:
|
|
|
|
default:
|
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case MINTR_RST_B:
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_reset_chn(&serial->chn[0]);
|
2007-10-06 15:28:21 +04:00
|
|
|
return;
|
2007-12-10 23:05:09 +03:00
|
|
|
case MINTR_RST_A:
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_reset_chn(&serial->chn[1]);
|
2007-10-06 15:28:21 +04:00
|
|
|
return;
|
2007-12-10 23:05:09 +03:00
|
|
|
case MINTR_RST_ALL:
|
2009-10-24 20:07:10 +04:00
|
|
|
escc_reset(&serial->busdev.qdev);
|
2007-10-06 15:28:21 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (s->reg == 0)
|
|
|
|
s->reg = newreg;
|
|
|
|
else
|
|
|
|
s->reg = 0;
|
|
|
|
break;
|
2007-12-10 23:05:09 +03:00
|
|
|
case SERIAL_DATA:
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_mem_writeb_data(CHN_C(s), val);
|
2007-08-11 11:54:26 +04:00
|
|
|
s->tx = val;
|
2007-12-10 23:05:09 +03:00
|
|
|
if (s->wregs[W_TXCTRL2] & TXCTRL2_TXEN) { // tx enabled
|
2007-10-06 15:28:21 +04:00
|
|
|
if (s->chr)
|
2011-08-15 20:17:28 +04:00
|
|
|
qemu_chr_fe_write(s->chr, &s->tx, 1);
|
2007-12-04 23:58:31 +03:00
|
|
|
else if (s->type == kbd && !s->disabled) {
|
2007-10-06 15:28:21 +04:00
|
|
|
handle_kbd_command(s, val);
|
|
|
|
}
|
|
|
|
}
|
2007-12-10 23:05:09 +03:00
|
|
|
s->rregs[R_STATUS] |= STATUS_TXEMPTY; // Tx buffer empty
|
|
|
|
s->rregs[R_SPEC] |= SPEC_ALLSENT; // All sent
|
2007-08-11 11:54:26 +04:00
|
|
|
set_txint(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2004-12-20 02:18:01 +03:00
|
|
|
default:
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-08-08 17:09:17 +04:00
|
|
|
static uint64_t escc_mem_read(void *opaque, target_phys_addr_t addr,
|
|
|
|
unsigned size)
|
2004-12-20 02:18:01 +03:00
|
|
|
{
|
2007-06-25 23:56:13 +04:00
|
|
|
SerialState *serial = opaque;
|
2004-12-20 02:18:01 +03:00
|
|
|
ChannelState *s;
|
|
|
|
uint32_t saddr;
|
|
|
|
uint32_t ret;
|
|
|
|
int channel;
|
|
|
|
|
2009-01-12 20:38:28 +03:00
|
|
|
saddr = (addr >> serial->it_shift) & 1;
|
|
|
|
channel = (addr >> (serial->it_shift + 1)) & 1;
|
2007-06-25 23:56:13 +04:00
|
|
|
s = &serial->chn[channel];
|
2004-12-20 02:18:01 +03:00
|
|
|
switch (saddr) {
|
2007-12-10 23:05:09 +03:00
|
|
|
case SERIAL_CTRL:
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_mem_readb_ctrl(CHN_C(s), s->reg, s->rregs[s->reg]);
|
2007-10-06 15:28:21 +04:00
|
|
|
ret = s->rregs[s->reg];
|
|
|
|
s->reg = 0;
|
|
|
|
return ret;
|
2007-12-10 23:05:09 +03:00
|
|
|
case SERIAL_DATA:
|
|
|
|
s->rregs[R_STATUS] &= ~STATUS_RXAV;
|
2005-12-05 23:31:52 +03:00
|
|
|
clr_rxint(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
if (s->type == kbd || s->type == mouse)
|
|
|
|
ret = get_queue(s);
|
|
|
|
else
|
|
|
|
ret = s->rx;
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_mem_readb_data(CHN_C(s), ret);
|
2007-11-25 11:48:16 +03:00
|
|
|
if (s->chr)
|
|
|
|
qemu_chr_accept_input(s->chr);
|
2007-10-06 15:28:21 +04:00
|
|
|
return ret;
|
2004-12-20 02:18:01 +03:00
|
|
|
default:
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-08-08 17:09:17 +04:00
|
|
|
static const MemoryRegionOps escc_mem_ops = {
|
|
|
|
.read = escc_mem_read,
|
|
|
|
.write = escc_mem_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2004-12-20 02:18:01 +03:00
|
|
|
static int serial_can_receive(void *opaque)
|
|
|
|
{
|
|
|
|
ChannelState *s = opaque;
|
2006-09-09 15:38:11 +04:00
|
|
|
int ret;
|
|
|
|
|
2007-12-10 23:05:09 +03:00
|
|
|
if (((s->wregs[W_RXCTRL] & RXCTRL_RXEN) == 0) // Rx not enabled
|
|
|
|
|| ((s->rregs[R_STATUS] & STATUS_RXAV) == STATUS_RXAV))
|
|
|
|
// char already available
|
2007-10-06 15:28:21 +04:00
|
|
|
ret = 0;
|
2004-12-20 02:18:01 +03:00
|
|
|
else
|
2007-10-06 15:28:21 +04:00
|
|
|
ret = 1;
|
2006-09-09 15:38:11 +04:00
|
|
|
return ret;
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void serial_receive_byte(ChannelState *s, int ch)
|
|
|
|
{
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_serial_receive_byte(CHN_C(s), ch);
|
2007-12-10 23:05:09 +03:00
|
|
|
s->rregs[R_STATUS] |= STATUS_RXAV;
|
2004-12-20 02:18:01 +03:00
|
|
|
s->rx = ch;
|
2005-12-05 23:31:52 +03:00
|
|
|
set_rxint(s);
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void serial_receive_break(ChannelState *s)
|
|
|
|
{
|
2007-12-10 23:05:09 +03:00
|
|
|
s->rregs[R_STATUS] |= STATUS_BRK;
|
2009-01-12 20:38:28 +03:00
|
|
|
escc_update_irq(s);
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void serial_receive1(void *opaque, const uint8_t *buf, int size)
|
|
|
|
{
|
|
|
|
ChannelState *s = opaque;
|
|
|
|
serial_receive_byte(s, buf[0]);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void serial_event(void *opaque, int event)
|
|
|
|
{
|
|
|
|
ChannelState *s = opaque;
|
|
|
|
if (event == CHR_EVENT_BREAK)
|
|
|
|
serial_receive_break(s);
|
|
|
|
}
|
|
|
|
|
2009-10-24 20:07:10 +04:00
|
|
|
static const VMStateDescription vmstate_escc_chn = {
|
|
|
|
.name ="escc_chn",
|
|
|
|
.version_id = 2,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.minimum_version_id_old = 1,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_UINT32(vmstate_dummy, ChannelState),
|
|
|
|
VMSTATE_UINT32(reg, ChannelState),
|
|
|
|
VMSTATE_UINT32(rxint, ChannelState),
|
|
|
|
VMSTATE_UINT32(txint, ChannelState),
|
|
|
|
VMSTATE_UINT32(rxint_under_svc, ChannelState),
|
|
|
|
VMSTATE_UINT32(txint_under_svc, ChannelState),
|
|
|
|
VMSTATE_UINT8(rx, ChannelState),
|
|
|
|
VMSTATE_UINT8(tx, ChannelState),
|
|
|
|
VMSTATE_BUFFER(wregs, ChannelState),
|
|
|
|
VMSTATE_BUFFER(rregs, ChannelState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
2006-09-09 15:38:11 +04:00
|
|
|
}
|
2009-10-24 20:07:10 +04:00
|
|
|
};
|
2004-12-20 02:18:01 +03:00
|
|
|
|
2009-10-24 20:07:10 +04:00
|
|
|
static const VMStateDescription vmstate_escc = {
|
|
|
|
.name ="escc",
|
|
|
|
.version_id = 2,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.minimum_version_id_old = 1,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_STRUCT_ARRAY(chn, SerialState, 2, 2, vmstate_escc_chn,
|
|
|
|
ChannelState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
2004-12-20 02:18:01 +03:00
|
|
|
|
2011-08-08 17:09:17 +04:00
|
|
|
MemoryRegion *escc_init(target_phys_addr_t base, qemu_irq irqA, qemu_irq irqB,
|
2009-01-14 17:47:56 +03:00
|
|
|
CharDriverState *chrA, CharDriverState *chrB,
|
|
|
|
int clock, int it_shift)
|
2004-12-20 02:18:01 +03:00
|
|
|
{
|
2009-07-15 12:51:32 +04:00
|
|
|
DeviceState *dev;
|
|
|
|
SysBusDevice *s;
|
|
|
|
SerialState *d;
|
|
|
|
|
|
|
|
dev = qdev_create(NULL, "escc");
|
2009-07-15 15:43:31 +04:00
|
|
|
qdev_prop_set_uint32(dev, "disabled", 0);
|
|
|
|
qdev_prop_set_uint32(dev, "frequency", clock);
|
|
|
|
qdev_prop_set_uint32(dev, "it_shift", it_shift);
|
2009-08-13 20:26:52 +04:00
|
|
|
qdev_prop_set_chr(dev, "chrB", chrB);
|
|
|
|
qdev_prop_set_chr(dev, "chrA", chrA);
|
2009-07-15 15:43:31 +04:00
|
|
|
qdev_prop_set_uint32(dev, "chnBtype", ser);
|
|
|
|
qdev_prop_set_uint32(dev, "chnAtype", ser);
|
2009-10-07 03:15:58 +04:00
|
|
|
qdev_init_nofail(dev);
|
2009-07-15 12:51:32 +04:00
|
|
|
s = sysbus_from_qdev(dev);
|
2009-09-16 02:13:15 +04:00
|
|
|
sysbus_connect_irq(s, 0, irqB);
|
|
|
|
sysbus_connect_irq(s, 1, irqA);
|
2009-07-15 12:51:32 +04:00
|
|
|
if (base) {
|
|
|
|
sysbus_mmio_map(s, 0, base);
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
2009-07-15 12:51:32 +04:00
|
|
|
|
|
|
|
d = FROM_SYSBUS(SerialState, s);
|
2011-08-08 17:09:17 +04:00
|
|
|
return &d->mmio;
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
2005-04-07 00:42:35 +04:00
|
|
|
static const uint8_t keycodes[128] = {
|
|
|
|
127, 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, 43, 53,
|
|
|
|
54, 55, 56, 57, 58, 59, 60, 61, 62, 63, 64, 65, 89, 76, 77, 78,
|
|
|
|
79, 80, 81, 82, 83, 84, 85, 86, 87, 42, 99, 88, 100, 101, 102, 103,
|
|
|
|
104, 105, 106, 107, 108, 109, 110, 47, 19, 121, 119, 5, 6, 8, 10, 12,
|
|
|
|
14, 16, 17, 18, 7, 98, 23, 68, 69, 70, 71, 91, 92, 93, 125, 112,
|
|
|
|
113, 114, 94, 50, 0, 0, 124, 9, 11, 0, 0, 0, 0, 0, 0, 0,
|
|
|
|
90, 0, 46, 22, 13, 111, 52, 20, 96, 24, 28, 74, 27, 123, 44, 66,
|
|
|
|
0, 45, 2, 4, 48, 0, 0, 21, 0, 0, 0, 0, 0, 120, 122, 67,
|
|
|
|
};
|
|
|
|
|
2007-09-21 23:09:35 +04:00
|
|
|
static const uint8_t e0_keycodes[128] = {
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 90, 76, 0, 0,
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
|
|
|
|
0, 0, 0, 0, 0, 109, 0, 0, 13, 0, 0, 0, 0, 0, 0, 0,
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 68, 69, 70, 0, 91, 0, 93, 0, 112,
|
|
|
|
113, 114, 94, 50, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
|
2008-06-22 11:45:42 +04:00
|
|
|
1, 3, 25, 26, 49, 52, 72, 73, 97, 99, 111, 118, 120, 122, 67, 0,
|
2007-09-21 23:09:35 +04:00
|
|
|
};
|
|
|
|
|
2004-12-20 02:18:01 +03:00
|
|
|
static void sunkbd_event(void *opaque, int ch)
|
|
|
|
{
|
|
|
|
ChannelState *s = opaque;
|
2005-04-07 00:42:35 +04:00
|
|
|
int release = ch & 0x80;
|
|
|
|
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_sunkbd_event_in(ch);
|
2007-09-23 15:48:47 +04:00
|
|
|
switch (ch) {
|
|
|
|
case 58: // Caps lock press
|
|
|
|
s->caps_lock_mode ^= 1;
|
|
|
|
if (s->caps_lock_mode == 2)
|
|
|
|
return; // Drop second press
|
|
|
|
break;
|
|
|
|
case 69: // Num lock press
|
|
|
|
s->num_lock_mode ^= 1;
|
|
|
|
if (s->num_lock_mode == 2)
|
|
|
|
return; // Drop second press
|
|
|
|
break;
|
|
|
|
case 186: // Caps lock release
|
|
|
|
s->caps_lock_mode ^= 2;
|
|
|
|
if (s->caps_lock_mode == 3)
|
|
|
|
return; // Drop first release
|
|
|
|
break;
|
|
|
|
case 197: // Num lock release
|
|
|
|
s->num_lock_mode ^= 2;
|
|
|
|
if (s->num_lock_mode == 3)
|
|
|
|
return; // Drop first release
|
|
|
|
break;
|
|
|
|
case 0xe0:
|
2007-09-21 23:09:35 +04:00
|
|
|
s->e0_mode = 1;
|
|
|
|
return;
|
2007-09-23 15:48:47 +04:00
|
|
|
default:
|
|
|
|
break;
|
2007-09-21 23:09:35 +04:00
|
|
|
}
|
|
|
|
if (s->e0_mode) {
|
|
|
|
s->e0_mode = 0;
|
|
|
|
ch = e0_keycodes[ch & 0x7f];
|
|
|
|
} else {
|
|
|
|
ch = keycodes[ch & 0x7f];
|
|
|
|
}
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_sunkbd_event_out(ch);
|
2005-04-07 00:42:35 +04:00
|
|
|
put_queue(s, ch | release);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void handle_kbd_command(ChannelState *s, int val)
|
|
|
|
{
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_kbd_command(val);
|
2007-09-21 23:09:35 +04:00
|
|
|
if (s->led_mode) { // Ignore led byte
|
|
|
|
s->led_mode = 0;
|
|
|
|
return;
|
|
|
|
}
|
2005-04-07 00:42:35 +04:00
|
|
|
switch (val) {
|
|
|
|
case 1: // Reset, return type code
|
2007-04-18 23:21:38 +04:00
|
|
|
clear_queue(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
put_queue(s, 0xff);
|
|
|
|
put_queue(s, 4); // Type 4
|
|
|
|
put_queue(s, 0x7f);
|
|
|
|
break;
|
2007-09-21 23:09:35 +04:00
|
|
|
case 0xe: // Set leds
|
|
|
|
s->led_mode = 1;
|
|
|
|
break;
|
2005-04-07 00:42:35 +04:00
|
|
|
case 7: // Query layout
|
2007-04-18 23:21:38 +04:00
|
|
|
case 0xf:
|
|
|
|
clear_queue(s);
|
2007-10-06 15:28:21 +04:00
|
|
|
put_queue(s, 0xfe);
|
|
|
|
put_queue(s, 0); // XXX, layout?
|
|
|
|
break;
|
2005-04-07 00:42:35 +04:00
|
|
|
default:
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2005-04-07 00:42:35 +04:00
|
|
|
}
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
static void sunmouse_event(void *opaque,
|
2004-12-20 02:18:01 +03:00
|
|
|
int dx, int dy, int dz, int buttons_state)
|
|
|
|
{
|
|
|
|
ChannelState *s = opaque;
|
|
|
|
int ch;
|
|
|
|
|
2011-08-07 15:01:05 +04:00
|
|
|
trace_escc_sunmouse_event(dx, dy, buttons_state);
|
2006-09-09 15:35:47 +04:00
|
|
|
ch = 0x80 | 0x7; /* protocol start byte, no buttons pressed */
|
|
|
|
|
|
|
|
if (buttons_state & MOUSE_EVENT_LBUTTON)
|
|
|
|
ch ^= 0x4;
|
|
|
|
if (buttons_state & MOUSE_EVENT_MBUTTON)
|
|
|
|
ch ^= 0x2;
|
|
|
|
if (buttons_state & MOUSE_EVENT_RBUTTON)
|
|
|
|
ch ^= 0x1;
|
|
|
|
|
|
|
|
put_queue(s, ch);
|
|
|
|
|
|
|
|
ch = dx;
|
|
|
|
|
|
|
|
if (ch > 127)
|
2009-09-30 21:43:55 +04:00
|
|
|
ch = 127;
|
2006-09-09 15:35:47 +04:00
|
|
|
else if (ch < -127)
|
2009-09-30 21:43:55 +04:00
|
|
|
ch = -127;
|
2006-09-09 15:35:47 +04:00
|
|
|
|
|
|
|
put_queue(s, ch & 0xff);
|
|
|
|
|
|
|
|
ch = -dy;
|
|
|
|
|
|
|
|
if (ch > 127)
|
2009-09-30 22:56:44 +04:00
|
|
|
ch = 127;
|
2006-09-09 15:35:47 +04:00
|
|
|
else if (ch < -127)
|
2009-09-30 22:56:44 +04:00
|
|
|
ch = -127;
|
2006-09-09 15:35:47 +04:00
|
|
|
|
|
|
|
put_queue(s, ch & 0xff);
|
|
|
|
|
|
|
|
// MSC protocol specify two extra motion bytes
|
|
|
|
|
|
|
|
put_queue(s, 0);
|
|
|
|
put_queue(s, 0);
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq,
|
2009-01-12 20:38:28 +03:00
|
|
|
int disabled, int clock, int it_shift)
|
2004-12-20 02:18:01 +03:00
|
|
|
{
|
2009-07-15 12:51:32 +04:00
|
|
|
DeviceState *dev;
|
|
|
|
SysBusDevice *s;
|
|
|
|
|
|
|
|
dev = qdev_create(NULL, "escc");
|
2009-07-15 15:43:31 +04:00
|
|
|
qdev_prop_set_uint32(dev, "disabled", disabled);
|
|
|
|
qdev_prop_set_uint32(dev, "frequency", clock);
|
|
|
|
qdev_prop_set_uint32(dev, "it_shift", it_shift);
|
2009-08-13 20:26:52 +04:00
|
|
|
qdev_prop_set_chr(dev, "chrB", NULL);
|
|
|
|
qdev_prop_set_chr(dev, "chrA", NULL);
|
2009-07-15 15:43:31 +04:00
|
|
|
qdev_prop_set_uint32(dev, "chnBtype", mouse);
|
|
|
|
qdev_prop_set_uint32(dev, "chnAtype", kbd);
|
2009-10-07 03:15:58 +04:00
|
|
|
qdev_init_nofail(dev);
|
2009-07-15 12:51:32 +04:00
|
|
|
s = sysbus_from_qdev(dev);
|
|
|
|
sysbus_connect_irq(s, 0, irq);
|
|
|
|
sysbus_connect_irq(s, 1, irq);
|
|
|
|
sysbus_mmio_map(s, 0, base);
|
|
|
|
}
|
2009-01-12 20:38:28 +03:00
|
|
|
|
2009-08-14 12:36:05 +04:00
|
|
|
static int escc_init1(SysBusDevice *dev)
|
2009-07-15 12:51:32 +04:00
|
|
|
{
|
|
|
|
SerialState *s = FROM_SYSBUS(SerialState, dev);
|
|
|
|
unsigned int i;
|
2009-07-15 15:43:31 +04:00
|
|
|
|
|
|
|
s->chn[0].disabled = s->disabled;
|
|
|
|
s->chn[1].disabled = s->disabled;
|
2005-04-07 00:42:35 +04:00
|
|
|
for (i = 0; i < 2; i++) {
|
2009-07-15 12:51:32 +04:00
|
|
|
sysbus_init_irq(dev, &s->chn[i].irq);
|
2007-10-06 15:28:21 +04:00
|
|
|
s->chn[i].chn = 1 - i;
|
2009-07-15 15:43:31 +04:00
|
|
|
s->chn[i].clock = s->frequency / 2;
|
2009-07-15 12:51:32 +04:00
|
|
|
if (s->chn[i].chr) {
|
|
|
|
qemu_chr_add_handlers(s->chn[i].chr, serial_can_receive,
|
|
|
|
serial_receive1, serial_event, &s->chn[i]);
|
|
|
|
}
|
2005-04-07 00:42:35 +04:00
|
|
|
}
|
|
|
|
s->chn[0].otherchn = &s->chn[1];
|
|
|
|
s->chn[1].otherchn = &s->chn[0];
|
2004-12-20 02:18:01 +03:00
|
|
|
|
2011-08-08 17:09:17 +04:00
|
|
|
memory_region_init_io(&s->mmio, &escc_mem_ops, s, "escc",
|
|
|
|
ESCC_SIZE << s->it_shift);
|
2011-11-27 13:38:10 +04:00
|
|
|
sysbus_init_mmio(dev, &s->mmio);
|
2004-12-20 02:18:01 +03:00
|
|
|
|
2009-07-15 12:51:32 +04:00
|
|
|
if (s->chn[0].type == mouse) {
|
|
|
|
qemu_add_mouse_event_handler(sunmouse_event, &s->chn[0], 0,
|
|
|
|
"QEMU Sun Mouse");
|
|
|
|
}
|
|
|
|
if (s->chn[1].type == kbd) {
|
|
|
|
qemu_add_kbd_event_handler(sunkbd_event, &s->chn[1]);
|
|
|
|
}
|
2009-10-24 20:07:10 +04:00
|
|
|
|
2009-08-14 12:36:05 +04:00
|
|
|
return 0;
|
2004-12-20 02:18:01 +03:00
|
|
|
}
|
2009-07-15 12:51:32 +04:00
|
|
|
|
2012-01-24 23:12:29 +04:00
|
|
|
static Property escc_properties[] = {
|
|
|
|
DEFINE_PROP_UINT32("frequency", SerialState, frequency, 0),
|
|
|
|
DEFINE_PROP_UINT32("it_shift", SerialState, it_shift, 0),
|
|
|
|
DEFINE_PROP_UINT32("disabled", SerialState, disabled, 0),
|
|
|
|
DEFINE_PROP_UINT32("disabled", SerialState, disabled, 0),
|
|
|
|
DEFINE_PROP_UINT32("chnBtype", SerialState, chn[0].type, 0),
|
|
|
|
DEFINE_PROP_UINT32("chnAtype", SerialState, chn[1].type, 0),
|
|
|
|
DEFINE_PROP_CHR("chrB", SerialState, chn[0].chr),
|
|
|
|
DEFINE_PROP_CHR("chrA", SerialState, chn[1].chr),
|
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void escc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-24 23:12:29 +04:00
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->init = escc_init1;
|
2011-12-08 07:34:16 +04:00
|
|
|
dc->reset = escc_reset;
|
|
|
|
dc->vmsd = &vmstate_escc;
|
|
|
|
dc->props = escc_properties;
|
2012-01-24 23:12:29 +04:00
|
|
|
}
|
|
|
|
|
2011-12-08 07:34:16 +04:00
|
|
|
static TypeInfo escc_info = {
|
|
|
|
.name = "escc",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(SerialState),
|
|
|
|
.class_init = escc_class_init,
|
2009-07-15 12:51:32 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
static void escc_register_devices(void)
|
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
type_register_static(&escc_info);
|
2009-07-15 12:51:32 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
device_init(escc_register_devices)
|