2012-09-02 11:33:34 +04:00
|
|
|
/*
|
|
|
|
* S/390 memory access helper routines
|
|
|
|
*
|
|
|
|
* Copyright (c) 2009 Ulrich Hecht
|
|
|
|
* Copyright (c) 2009 Alexander Graf
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2019-01-29 16:37:47 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2012-09-02 11:33:34 +04:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 21:17:00 +03:00
|
|
|
#include "qemu/osdep.h"
|
2012-09-02 11:33:34 +04:00
|
|
|
#include "cpu.h"
|
2017-08-18 14:43:49 +03:00
|
|
|
#include "internal.h"
|
2014-04-08 09:31:41 +04:00
|
|
|
#include "exec/helper-proto.h"
|
2016-03-15 15:18:37 +03:00
|
|
|
#include "exec/exec-all.h"
|
2014-03-28 22:42:10 +04:00
|
|
|
#include "exec/cpu_ldst.h"
|
2017-03-01 03:39:01 +03:00
|
|
|
#include "qemu/int128.h"
|
2018-08-16 02:50:00 +03:00
|
|
|
#include "qemu/atomic128.h"
|
2014-06-27 10:40:04 +04:00
|
|
|
|
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2015-06-26 21:01:00 +03:00
|
|
|
#include "hw/s390x/storage-keys.h"
|
2014-06-27 10:40:04 +04:00
|
|
|
#endif
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
/*****************************************************************************/
|
|
|
|
/* Softmmu support */
|
|
|
|
|
|
|
|
/* #define DEBUG_HELPER */
|
|
|
|
#ifdef DEBUG_HELPER
|
|
|
|
#define HELPER_LOG(x...) qemu_log(x)
|
|
|
|
#else
|
|
|
|
#define HELPER_LOG(x...)
|
|
|
|
#endif
|
|
|
|
|
2017-08-18 14:43:46 +03:00
|
|
|
static inline bool psw_key_valid(CPUS390XState *env, uint8_t psw_key)
|
|
|
|
{
|
|
|
|
uint16_t pkm = env->cregs[3] >> 16;
|
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
|
|
|
/* PSW key has range 0..15, it is valid if the bit is 1 in the PKM */
|
|
|
|
return pkm & (0x80 >> psw_key);
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2015-06-13 01:45:50 +03:00
|
|
|
/* Reduce the length so that addr + len doesn't cross a page boundary. */
|
2017-05-19 19:53:31 +03:00
|
|
|
static inline uint32_t adj_len_to_page(uint32_t len, uint64_t addr)
|
2015-06-13 01:45:50 +03:00
|
|
|
{
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
if ((addr & ~TARGET_PAGE_MASK) + len - 1 >= TARGET_PAGE_SIZE) {
|
2017-06-01 01:01:18 +03:00
|
|
|
return -(addr | TARGET_PAGE_MASK);
|
2015-06-13 01:45:50 +03:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:20 +03:00
|
|
|
/* Trigger a SPECIFICATION exception if an address or a length is not
|
|
|
|
naturally aligned. */
|
|
|
|
static inline void check_alignment(CPUS390XState *env, uint64_t v,
|
|
|
|
int wordsize, uintptr_t ra)
|
|
|
|
{
|
|
|
|
if (v % wordsize) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
2017-06-01 01:01:20 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Load a value from memory according to its size. */
|
|
|
|
static inline uint64_t cpu_ldusize_data_ra(CPUS390XState *env, uint64_t addr,
|
|
|
|
int wordsize, uintptr_t ra)
|
|
|
|
{
|
|
|
|
switch (wordsize) {
|
|
|
|
case 1:
|
|
|
|
return cpu_ldub_data_ra(env, addr, ra);
|
|
|
|
case 2:
|
|
|
|
return cpu_lduw_data_ra(env, addr, ra);
|
|
|
|
default:
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:25 +03:00
|
|
|
/* Store a to memory according to its size. */
|
|
|
|
static inline void cpu_stsize_data_ra(CPUS390XState *env, uint64_t addr,
|
|
|
|
uint64_t value, int wordsize,
|
|
|
|
uintptr_t ra)
|
|
|
|
{
|
|
|
|
switch (wordsize) {
|
|
|
|
case 1:
|
|
|
|
cpu_stb_data_ra(env, addr, value, ra);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
cpu_stw_data_ra(env, addr, value, ra);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-06-13 01:45:51 +03:00
|
|
|
static void fast_memset(CPUS390XState *env, uint64_t dest, uint8_t byte,
|
2017-05-19 19:53:31 +03:00
|
|
|
uint32_t l, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2015-08-17 10:34:10 +03:00
|
|
|
int mmu_idx = cpu_mmu_index(env, false);
|
2015-06-13 01:45:51 +03:00
|
|
|
|
|
|
|
while (l > 0) {
|
|
|
|
void *p = tlb_vaddr_to_host(env, dest, MMU_DATA_STORE, mmu_idx);
|
|
|
|
if (p) {
|
|
|
|
/* Access to the whole page in write mode granted. */
|
2017-05-19 19:53:31 +03:00
|
|
|
uint32_t l_adj = adj_len_to_page(l, dest);
|
2015-06-13 01:45:51 +03:00
|
|
|
memset(p, byte, l_adj);
|
|
|
|
dest += l_adj;
|
|
|
|
l -= l_adj;
|
|
|
|
} else {
|
|
|
|
/* We failed to get access to the whole page. The next write
|
|
|
|
access will likely fill the QEMU TLB for the next iteration. */
|
2017-05-19 19:53:31 +03:00
|
|
|
cpu_stb_data_ra(env, dest, byte, ra);
|
2015-06-13 01:45:51 +03:00
|
|
|
dest++;
|
|
|
|
l--;
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-14 16:38:19 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
static void fast_memmove_idx(CPUS390XState *env, uint64_t dest, uint64_t src,
|
|
|
|
uint32_t len, int dest_idx, int src_idx,
|
|
|
|
uintptr_t ra)
|
|
|
|
{
|
|
|
|
TCGMemOpIdx oi_dest = make_memop_idx(MO_UB, dest_idx);
|
|
|
|
TCGMemOpIdx oi_src = make_memop_idx(MO_UB, src_idx);
|
|
|
|
uint32_t len_adj;
|
|
|
|
void *src_p;
|
|
|
|
void *dest_p;
|
|
|
|
uint8_t x;
|
|
|
|
|
|
|
|
while (len > 0) {
|
|
|
|
src = wrap_address(env, src);
|
|
|
|
dest = wrap_address(env, dest);
|
|
|
|
src_p = tlb_vaddr_to_host(env, src, MMU_DATA_LOAD, src_idx);
|
|
|
|
dest_p = tlb_vaddr_to_host(env, dest, MMU_DATA_STORE, dest_idx);
|
|
|
|
|
|
|
|
if (src_p && dest_p) {
|
|
|
|
/* Access to both whole pages granted. */
|
|
|
|
len_adj = adj_len_to_page(adj_len_to_page(len, src), dest);
|
|
|
|
memmove(dest_p, src_p, len_adj);
|
|
|
|
} else {
|
|
|
|
/* We failed to get access to one or both whole pages. The next
|
|
|
|
read or write access will likely fill the QEMU TLB for the
|
|
|
|
next iteration. */
|
|
|
|
len_adj = 1;
|
|
|
|
x = helper_ret_ldub_mmu(env, src, oi_src, ra);
|
|
|
|
helper_ret_stb_mmu(env, dest, x, oi_dest, ra);
|
|
|
|
}
|
|
|
|
src += len_adj;
|
|
|
|
dest += len_adj;
|
|
|
|
len -= len_adj;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mmu_idx_from_as(uint8_t as)
|
|
|
|
{
|
|
|
|
switch (as) {
|
|
|
|
case AS_PRIMARY:
|
|
|
|
return MMU_PRIMARY_IDX;
|
|
|
|
case AS_SECONDARY:
|
|
|
|
return MMU_SECONDARY_IDX;
|
|
|
|
case AS_HOME:
|
|
|
|
return MMU_HOME_IDX;
|
|
|
|
default:
|
|
|
|
/* FIXME AS_ACCREG */
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void fast_memmove_as(CPUS390XState *env, uint64_t dest, uint64_t src,
|
|
|
|
uint32_t len, uint8_t dest_as, uint8_t src_as,
|
|
|
|
uintptr_t ra)
|
|
|
|
{
|
|
|
|
int src_idx = mmu_idx_from_as(src_as);
|
|
|
|
int dest_idx = mmu_idx_from_as(dest_as);
|
|
|
|
|
|
|
|
fast_memmove_idx(env, dest, src, len, dest_idx, src_idx, ra);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2015-06-13 01:45:52 +03:00
|
|
|
static void fast_memmove(CPUS390XState *env, uint64_t dest, uint64_t src,
|
2017-05-19 19:59:53 +03:00
|
|
|
uint32_t l, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2015-08-17 10:34:10 +03:00
|
|
|
int mmu_idx = cpu_mmu_index(env, false);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2015-06-13 01:45:52 +03:00
|
|
|
while (l > 0) {
|
|
|
|
void *src_p = tlb_vaddr_to_host(env, src, MMU_DATA_LOAD, mmu_idx);
|
|
|
|
void *dest_p = tlb_vaddr_to_host(env, dest, MMU_DATA_STORE, mmu_idx);
|
|
|
|
if (src_p && dest_p) {
|
|
|
|
/* Access to both whole pages granted. */
|
2017-05-19 19:53:31 +03:00
|
|
|
uint32_t l_adj = adj_len_to_page(l, src);
|
2015-06-13 01:45:52 +03:00
|
|
|
l_adj = adj_len_to_page(l_adj, dest);
|
|
|
|
memmove(dest_p, src_p, l_adj);
|
|
|
|
src += l_adj;
|
|
|
|
dest += l_adj;
|
|
|
|
l -= l_adj;
|
|
|
|
} else {
|
|
|
|
/* We failed to get access to one or both whole pages. The next
|
|
|
|
read or write access will likely fill the QEMU TLB for the
|
|
|
|
next iteration. */
|
2017-05-19 19:59:53 +03:00
|
|
|
cpu_stb_data_ra(env, dest, cpu_ldub_data_ra(env, src, ra), ra);
|
2015-06-13 01:45:52 +03:00
|
|
|
src++;
|
|
|
|
dest++;
|
|
|
|
l--;
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* and on array */
|
2017-05-19 19:41:29 +03:00
|
|
|
static uint32_t do_helper_nc(CPUS390XState *env, uint32_t l, uint64_t dest,
|
|
|
|
uint64_t src, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 19:41:29 +03:00
|
|
|
uint32_t i;
|
|
|
|
uint8_t c = 0;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
HELPER_LOG("%s l %d dest %" PRIx64 " src %" PRIx64 "\n",
|
|
|
|
__func__, l, dest, src);
|
2017-05-19 19:41:29 +03:00
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = 0; i <= l; i++) {
|
2017-05-19 19:41:29 +03:00
|
|
|
uint8_t x = cpu_ldub_data_ra(env, src + i, ra);
|
|
|
|
x &= cpu_ldub_data_ra(env, dest + i, ra);
|
|
|
|
c |= x;
|
|
|
|
cpu_stb_data_ra(env, dest + i, x, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
2017-05-19 19:41:29 +03:00
|
|
|
return c != 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(nc)(CPUS390XState *env, uint32_t l, uint64_t dest,
|
|
|
|
uint64_t src)
|
|
|
|
{
|
|
|
|
return do_helper_nc(env, l, dest, src, GETPC());
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* xor on array */
|
2017-05-19 19:53:31 +03:00
|
|
|
static uint32_t do_helper_xc(CPUS390XState *env, uint32_t l, uint64_t dest,
|
|
|
|
uint64_t src, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 19:53:31 +03:00
|
|
|
uint32_t i;
|
|
|
|
uint8_t c = 0;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
HELPER_LOG("%s l %d dest %" PRIx64 " src %" PRIx64 "\n",
|
|
|
|
__func__, l, dest, src);
|
|
|
|
|
|
|
|
/* xor with itself is the same as memset(0) */
|
|
|
|
if (src == dest) {
|
2017-05-19 19:53:31 +03:00
|
|
|
fast_memset(env, dest, 0, l + 1, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i <= l; i++) {
|
2017-05-19 19:53:31 +03:00
|
|
|
uint8_t x = cpu_ldub_data_ra(env, src + i, ra);
|
|
|
|
x ^= cpu_ldub_data_ra(env, dest + i, ra);
|
|
|
|
c |= x;
|
|
|
|
cpu_stb_data_ra(env, dest + i, x, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
2017-05-19 19:53:31 +03:00
|
|
|
return c != 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(xc)(CPUS390XState *env, uint32_t l, uint64_t dest,
|
|
|
|
uint64_t src)
|
|
|
|
{
|
|
|
|
return do_helper_xc(env, l, dest, src, GETPC());
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* or on array */
|
2017-05-19 19:42:18 +03:00
|
|
|
static uint32_t do_helper_oc(CPUS390XState *env, uint32_t l, uint64_t dest,
|
|
|
|
uint64_t src, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 19:42:18 +03:00
|
|
|
uint32_t i;
|
|
|
|
uint8_t c = 0;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
HELPER_LOG("%s l %d dest %" PRIx64 " src %" PRIx64 "\n",
|
|
|
|
__func__, l, dest, src);
|
2017-05-19 19:42:18 +03:00
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = 0; i <= l; i++) {
|
2017-05-19 19:42:18 +03:00
|
|
|
uint8_t x = cpu_ldub_data_ra(env, src + i, ra);
|
|
|
|
x |= cpu_ldub_data_ra(env, dest + i, ra);
|
|
|
|
c |= x;
|
|
|
|
cpu_stb_data_ra(env, dest + i, x, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
2017-05-19 19:42:18 +03:00
|
|
|
return c != 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(oc)(CPUS390XState *env, uint32_t l, uint64_t dest,
|
|
|
|
uint64_t src)
|
|
|
|
{
|
|
|
|
return do_helper_oc(env, l, dest, src, GETPC());
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* memmove */
|
2017-05-25 00:34:10 +03:00
|
|
|
static uint32_t do_helper_mvc(CPUS390XState *env, uint32_t l, uint64_t dest,
|
|
|
|
uint64_t src, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 19:59:53 +03:00
|
|
|
uint32_t i;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
HELPER_LOG("%s l %d dest %" PRIx64 " src %" PRIx64 "\n",
|
|
|
|
__func__, l, dest, src);
|
|
|
|
|
2017-05-25 00:34:10 +03:00
|
|
|
/* mvc and memmove do not behave the same when areas overlap! */
|
2015-06-13 01:45:51 +03:00
|
|
|
/* mvc with source pointing to the byte after the destination is the
|
|
|
|
same as memset with the first source byte */
|
2017-05-19 19:59:53 +03:00
|
|
|
if (dest == src + 1) {
|
|
|
|
fast_memset(env, dest, cpu_ldub_data_ra(env, src, ra), l + 1, ra);
|
2017-05-25 00:34:10 +03:00
|
|
|
} else if (dest < src || src + l < dest) {
|
2017-05-19 19:59:53 +03:00
|
|
|
fast_memmove(env, dest, src, l + 1, ra);
|
2017-05-25 00:34:10 +03:00
|
|
|
} else {
|
|
|
|
/* slow version with byte accesses which always work */
|
|
|
|
for (i = 0; i <= l; i++) {
|
|
|
|
uint8_t x = cpu_ldub_data_ra(env, src + i, ra);
|
|
|
|
cpu_stb_data_ra(env, dest + i, x, ra);
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-05-25 00:34:10 +03:00
|
|
|
return env->cc_op;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-05-19 19:59:53 +03:00
|
|
|
void HELPER(mvc)(CPUS390XState *env, uint32_t l, uint64_t dest, uint64_t src)
|
|
|
|
{
|
|
|
|
do_helper_mvc(env, l, dest, src, GETPC());
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:09 +03:00
|
|
|
/* move inverse */
|
|
|
|
void HELPER(mvcin)(CPUS390XState *env, uint32_t l, uint64_t dest, uint64_t src)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i <= l; i++) {
|
|
|
|
uint8_t v = cpu_ldub_data_ra(env, src - i, ra);
|
|
|
|
cpu_stb_data_ra(env, dest + i, v, ra);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:10 +03:00
|
|
|
/* move numerics */
|
|
|
|
void HELPER(mvn)(CPUS390XState *env, uint32_t l, uint64_t dest, uint64_t src)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i <= l; i++) {
|
|
|
|
uint8_t v = cpu_ldub_data_ra(env, dest + i, ra) & 0xf0;
|
|
|
|
v |= cpu_ldub_data_ra(env, src + i, ra) & 0x0f;
|
|
|
|
cpu_stb_data_ra(env, dest + i, v, ra);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:11 +03:00
|
|
|
/* move with offset */
|
|
|
|
void HELPER(mvo)(CPUS390XState *env, uint32_t l, uint64_t dest, uint64_t src)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
int len_dest = l >> 4;
|
|
|
|
int len_src = l & 0xf;
|
|
|
|
uint8_t byte_dest, byte_src;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
src += len_src;
|
|
|
|
dest += len_dest;
|
|
|
|
|
|
|
|
/* Handle rightmost byte */
|
|
|
|
byte_src = cpu_ldub_data_ra(env, src, ra);
|
|
|
|
byte_dest = cpu_ldub_data_ra(env, dest, ra);
|
|
|
|
byte_dest = (byte_dest & 0x0f) | (byte_src << 4);
|
|
|
|
cpu_stb_data_ra(env, dest, byte_dest, ra);
|
|
|
|
|
|
|
|
/* Process remaining bytes from right to left */
|
|
|
|
for (i = 1; i <= len_dest; i++) {
|
|
|
|
byte_dest = byte_src >> 4;
|
|
|
|
if (len_src - i >= 0) {
|
|
|
|
byte_src = cpu_ldub_data_ra(env, src - i, ra);
|
|
|
|
} else {
|
|
|
|
byte_src = 0;
|
|
|
|
}
|
|
|
|
byte_dest |= byte_src << 4;
|
|
|
|
cpu_stb_data_ra(env, dest - i, byte_dest, ra);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:12 +03:00
|
|
|
/* move zones */
|
|
|
|
void HELPER(mvz)(CPUS390XState *env, uint32_t l, uint64_t dest, uint64_t src)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i <= l; i++) {
|
|
|
|
uint8_t b = cpu_ldub_data_ra(env, dest + i, ra) & 0x0f;
|
|
|
|
b |= cpu_ldub_data_ra(env, src + i, ra) & 0xf0;
|
|
|
|
cpu_stb_data_ra(env, dest + i, b, ra);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
/* compare unsigned byte arrays */
|
2017-05-19 20:06:23 +03:00
|
|
|
static uint32_t do_helper_clc(CPUS390XState *env, uint32_t l, uint64_t s1,
|
|
|
|
uint64_t s2, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 20:06:23 +03:00
|
|
|
uint32_t i;
|
|
|
|
uint32_t cc = 0;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
HELPER_LOG("%s l %d s1 %" PRIx64 " s2 %" PRIx64 "\n",
|
|
|
|
__func__, l, s1, s2);
|
2017-05-19 20:06:23 +03:00
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = 0; i <= l; i++) {
|
2017-05-19 20:06:23 +03:00
|
|
|
uint8_t x = cpu_ldub_data_ra(env, s1 + i, ra);
|
|
|
|
uint8_t y = cpu_ldub_data_ra(env, s2 + i, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
HELPER_LOG("%02x (%c)/%02x (%c) ", x, x, y, y);
|
|
|
|
if (x < y) {
|
|
|
|
cc = 1;
|
2017-05-19 20:06:23 +03:00
|
|
|
break;
|
2012-09-02 11:33:34 +04:00
|
|
|
} else if (x > y) {
|
|
|
|
cc = 2;
|
2017-05-19 20:06:23 +03:00
|
|
|
break;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
}
|
2017-05-19 20:06:23 +03:00
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
HELPER_LOG("\n");
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2017-05-19 20:06:23 +03:00
|
|
|
uint32_t HELPER(clc)(CPUS390XState *env, uint32_t l, uint64_t s1, uint64_t s2)
|
|
|
|
{
|
|
|
|
return do_helper_clc(env, l, s1, s2, GETPC());
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
/* compare logical under mask */
|
2012-09-02 11:33:40 +04:00
|
|
|
uint32_t HELPER(clm)(CPUS390XState *env, uint32_t r1, uint32_t mask,
|
|
|
|
uint64_t addr)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 20:10:58 +03:00
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint32_t cc = 0;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
HELPER_LOG("%s: r1 0x%x mask 0x%x addr 0x%" PRIx64 "\n", __func__, r1,
|
|
|
|
mask, addr);
|
2017-05-19 20:10:58 +03:00
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
while (mask) {
|
|
|
|
if (mask & 8) {
|
2017-05-19 20:10:58 +03:00
|
|
|
uint8_t d = cpu_ldub_data_ra(env, addr, ra);
|
|
|
|
uint8_t r = extract32(r1, 24, 8);
|
2012-09-02 11:33:34 +04:00
|
|
|
HELPER_LOG("mask 0x%x %02x/%02x (0x%" PRIx64 ") ", mask, r, d,
|
|
|
|
addr);
|
|
|
|
if (r < d) {
|
|
|
|
cc = 1;
|
|
|
|
break;
|
|
|
|
} else if (r > d) {
|
|
|
|
cc = 2;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
addr++;
|
|
|
|
}
|
|
|
|
mask = (mask << 1) & 0xf;
|
|
|
|
r1 <<= 8;
|
|
|
|
}
|
2017-05-19 20:10:58 +03:00
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
HELPER_LOG("\n");
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:13 +03:00
|
|
|
static inline uint64_t get_address(CPUS390XState *env, int reg)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-06-01 01:01:13 +03:00
|
|
|
return wrap_address(env, env->regs[reg]);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:14 +03:00
|
|
|
static inline void set_address(CPUS390XState *env, int reg, uint64_t address)
|
|
|
|
{
|
|
|
|
if (env->psw.mask & PSW_MASK_64) {
|
|
|
|
/* 64-Bit mode */
|
|
|
|
env->regs[reg] = address;
|
|
|
|
} else {
|
|
|
|
if (!(env->psw.mask & PSW_MASK_32)) {
|
|
|
|
/* 24-Bit mode. According to the PoO it is implementation
|
|
|
|
dependent if bits 32-39 remain unchanged or are set to
|
|
|
|
zeros. Choose the former so that the function can also be
|
|
|
|
used for TRT. */
|
|
|
|
env->regs[reg] = deposit64(env->regs[reg], 0, 24, address);
|
|
|
|
} else {
|
|
|
|
/* 31-Bit mode. According to the PoO it is implementation
|
|
|
|
dependent if bit 32 remains unchanged or is set to zero.
|
|
|
|
Choose the latter so that the function can also be used for
|
|
|
|
TRT. */
|
|
|
|
address &= 0x7fffffff;
|
|
|
|
env->regs[reg] = deposit64(env->regs[reg], 0, 32, address);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:15 +03:00
|
|
|
static inline uint64_t wrap_length(CPUS390XState *env, uint64_t length)
|
|
|
|
{
|
|
|
|
if (!(env->psw.mask & PSW_MASK_64)) {
|
|
|
|
/* 24-Bit and 31-Bit mode */
|
|
|
|
length &= 0x7fffffff;
|
|
|
|
}
|
|
|
|
return length;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint64_t get_length(CPUS390XState *env, int reg)
|
|
|
|
{
|
|
|
|
return wrap_length(env, env->regs[reg]);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void set_length(CPUS390XState *env, int reg, uint64_t length)
|
|
|
|
{
|
|
|
|
if (env->psw.mask & PSW_MASK_64) {
|
|
|
|
/* 64-Bit mode */
|
|
|
|
env->regs[reg] = length;
|
|
|
|
} else {
|
|
|
|
/* 24-Bit and 31-Bit mode */
|
|
|
|
env->regs[reg] = deposit64(env->regs[reg], 0, 32, length);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
/* search string (c is byte to search, r2 is string, r1 end of string) */
|
2017-06-18 21:26:38 +03:00
|
|
|
void HELPER(srst)(CPUS390XState *env, uint32_t r1, uint32_t r2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 20:13:22 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2017-06-18 21:26:38 +03:00
|
|
|
uint64_t end, str;
|
2012-08-25 01:27:42 +04:00
|
|
|
uint32_t len;
|
2017-06-18 21:26:38 +03:00
|
|
|
uint8_t v, c = env->regs[0];
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2017-06-18 21:26:38 +03:00
|
|
|
/* Bits 32-55 must contain all 0. */
|
|
|
|
if (env->regs[0] & 0xffffff00u) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
2017-06-18 21:26:38 +03:00
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2017-06-18 21:26:38 +03:00
|
|
|
str = get_address(env, r2);
|
|
|
|
end = get_address(env, r1);
|
2012-08-25 01:27:42 +04:00
|
|
|
|
|
|
|
/* Lest we fail to service interrupts in a timely manner, limit the
|
2013-04-09 15:48:19 +04:00
|
|
|
amount of work we're willing to do. For now, let's cap at 8k. */
|
2012-08-25 01:27:42 +04:00
|
|
|
for (len = 0; len < 0x2000; ++len) {
|
|
|
|
if (str + len == end) {
|
|
|
|
/* Character not found. R1 & R2 are unmodified. */
|
|
|
|
env->cc_op = 2;
|
2017-06-18 21:26:38 +03:00
|
|
|
return;
|
2012-08-25 01:27:42 +04:00
|
|
|
}
|
2017-05-19 20:13:22 +03:00
|
|
|
v = cpu_ldub_data_ra(env, str + len, ra);
|
2012-08-25 01:27:42 +04:00
|
|
|
if (v == c) {
|
|
|
|
/* Character found. Set R1 to the location; R2 is unmodified. */
|
|
|
|
env->cc_op = 1;
|
2017-06-18 21:26:38 +03:00
|
|
|
set_address(env, r1, str + len);
|
|
|
|
return;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-18 21:31:24 +03:00
|
|
|
/* CPU-determined bytes processed. Advance R2 to next byte to process. */
|
|
|
|
env->cc_op = 3;
|
|
|
|
set_address(env, r2, str + len);
|
|
|
|
}
|
|
|
|
|
|
|
|
void HELPER(srstu)(CPUS390XState *env, uint32_t r1, uint32_t r2)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint32_t len;
|
|
|
|
uint16_t v, c = env->regs[0];
|
|
|
|
uint64_t end, str, adj_end;
|
|
|
|
|
|
|
|
/* Bits 32-47 of R0 must be zero. */
|
|
|
|
if (env->regs[0] & 0xffff0000u) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
2017-06-18 21:31:24 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
str = get_address(env, r2);
|
|
|
|
end = get_address(env, r1);
|
|
|
|
|
|
|
|
/* If the LSB of the two addresses differ, use one extra byte. */
|
|
|
|
adj_end = end + ((str ^ end) & 1);
|
|
|
|
|
|
|
|
/* Lest we fail to service interrupts in a timely manner, limit the
|
|
|
|
amount of work we're willing to do. For now, let's cap at 8k. */
|
|
|
|
for (len = 0; len < 0x2000; len += 2) {
|
|
|
|
if (str + len == adj_end) {
|
|
|
|
/* End of input found. */
|
|
|
|
env->cc_op = 2;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
v = cpu_lduw_data_ra(env, str + len, ra);
|
|
|
|
if (v == c) {
|
|
|
|
/* Character found. Set R1 to the location; R2 is unmodified. */
|
|
|
|
env->cc_op = 1;
|
|
|
|
set_address(env, r1, str + len);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-25 01:27:42 +04:00
|
|
|
/* CPU-determined bytes processed. Advance R2 to next byte to process. */
|
|
|
|
env->cc_op = 3;
|
2017-06-18 21:26:38 +03:00
|
|
|
set_address(env, r2, str + len);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* unsigned string compare (c is string terminator) */
|
2012-09-05 21:20:53 +04:00
|
|
|
uint64_t HELPER(clst)(CPUS390XState *env, uint64_t c, uint64_t s1, uint64_t s2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 20:16:24 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2012-09-05 21:20:53 +04:00
|
|
|
uint32_t len;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
c = c & 0xff;
|
2017-06-01 01:01:13 +03:00
|
|
|
s1 = wrap_address(env, s1);
|
|
|
|
s2 = wrap_address(env, s2);
|
2012-09-05 21:20:53 +04:00
|
|
|
|
|
|
|
/* Lest we fail to service interrupts in a timely manner, limit the
|
2013-04-09 15:48:19 +04:00
|
|
|
amount of work we're willing to do. For now, let's cap at 8k. */
|
2012-09-05 21:20:53 +04:00
|
|
|
for (len = 0; len < 0x2000; ++len) {
|
2017-05-19 20:16:24 +03:00
|
|
|
uint8_t v1 = cpu_ldub_data_ra(env, s1 + len, ra);
|
|
|
|
uint8_t v2 = cpu_ldub_data_ra(env, s2 + len, ra);
|
2012-09-05 21:20:53 +04:00
|
|
|
if (v1 == v2) {
|
|
|
|
if (v1 == c) {
|
|
|
|
/* Equal. CC=0, and don't advance the registers. */
|
|
|
|
env->cc_op = 0;
|
|
|
|
env->retxl = s2;
|
|
|
|
return s1;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* Unequal. CC={1,2}, and advance the registers. Note that
|
|
|
|
the terminator need not be zero, but the string that contains
|
|
|
|
the terminator is by definition "low". */
|
|
|
|
env->cc_op = (v1 == c ? 1 : v2 == c ? 2 : v1 < v2 ? 1 : 2);
|
|
|
|
env->retxl = s2 + len;
|
|
|
|
return s1 + len;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-05 21:20:53 +04:00
|
|
|
/* CPU-determined bytes equal; advance the registers. */
|
|
|
|
env->cc_op = 3;
|
|
|
|
env->retxl = s2 + len;
|
|
|
|
return s1 + len;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* move page */
|
2017-05-19 21:15:25 +03:00
|
|
|
uint32_t HELPER(mvpg)(CPUS390XState *env, uint64_t r0, uint64_t r1, uint64_t r2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 21:15:25 +03:00
|
|
|
/* ??? missing r0 handling, which includes access keys, but more
|
|
|
|
importantly optional suppression of the exception! */
|
|
|
|
fast_memmove(env, r1, r2, TARGET_PAGE_SIZE, GETPC());
|
|
|
|
return 0; /* data moved */
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* string copy (c is string terminator) */
|
2012-09-05 21:20:53 +04:00
|
|
|
uint64_t HELPER(mvst)(CPUS390XState *env, uint64_t c, uint64_t d, uint64_t s)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 21:17:50 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2012-09-05 21:20:53 +04:00
|
|
|
uint32_t len;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
c = c & 0xff;
|
2017-06-01 01:01:13 +03:00
|
|
|
d = wrap_address(env, d);
|
|
|
|
s = wrap_address(env, s);
|
2012-09-05 21:20:53 +04:00
|
|
|
|
|
|
|
/* Lest we fail to service interrupts in a timely manner, limit the
|
2013-04-09 15:48:19 +04:00
|
|
|
amount of work we're willing to do. For now, let's cap at 8k. */
|
2012-09-05 21:20:53 +04:00
|
|
|
for (len = 0; len < 0x2000; ++len) {
|
2017-05-19 21:17:50 +03:00
|
|
|
uint8_t v = cpu_ldub_data_ra(env, s + len, ra);
|
|
|
|
cpu_stb_data_ra(env, d + len, v, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
if (v == c) {
|
2012-09-05 21:20:53 +04:00
|
|
|
/* Complete. Set CC=1 and advance R1. */
|
|
|
|
env->cc_op = 1;
|
|
|
|
env->retxl = s;
|
|
|
|
return d + len;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
}
|
2012-09-05 21:20:53 +04:00
|
|
|
|
|
|
|
/* Incomplete. Set CC=3 and signal to advance R1 and R2. */
|
|
|
|
env->cc_op = 3;
|
|
|
|
env->retxl = s + len;
|
|
|
|
return d + len;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* load access registers r1 to r3 from memory at a2 */
|
2012-09-02 11:33:40 +04:00
|
|
|
void HELPER(lam)(CPUS390XState *env, uint32_t r1, uint64_t a2, uint32_t r3)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 21:20:48 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2012-09-02 11:33:34 +04:00
|
|
|
int i;
|
|
|
|
|
2018-02-15 13:38:22 +03:00
|
|
|
if (a2 & 0x3) {
|
|
|
|
/* we either came here by lam or lamy, which have different lengths */
|
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, ILEN_AUTO, ra);
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = r1;; i = (i + 1) % 16) {
|
2017-05-19 21:20:48 +03:00
|
|
|
env->aregs[i] = cpu_ldl_data_ra(env, a2, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
a2 += 4;
|
|
|
|
|
|
|
|
if (i == r3) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* store access registers r1 to r3 in memory at a2 */
|
2012-09-02 11:33:40 +04:00
|
|
|
void HELPER(stam)(CPUS390XState *env, uint32_t r1, uint64_t a2, uint32_t r3)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 21:23:15 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2012-09-02 11:33:34 +04:00
|
|
|
int i;
|
|
|
|
|
2018-02-15 13:38:22 +03:00
|
|
|
if (a2 & 0x3) {
|
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra);
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = r1;; i = (i + 1) % 16) {
|
2017-05-19 21:23:15 +03:00
|
|
|
cpu_stl_data_ra(env, a2, env->aregs[i], ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
a2 += 4;
|
|
|
|
|
|
|
|
if (i == r3) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:19 +03:00
|
|
|
/* move long helper */
|
|
|
|
static inline uint32_t do_mvcl(CPUS390XState *env,
|
|
|
|
uint64_t *dest, uint64_t *destlen,
|
|
|
|
uint64_t *src, uint64_t *srclen,
|
2017-06-01 01:01:21 +03:00
|
|
|
uint16_t pad, int wordsize, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-06-01 01:01:19 +03:00
|
|
|
uint64_t len = MIN(*srclen, *destlen);
|
2012-09-02 11:33:34 +04:00
|
|
|
uint32_t cc;
|
|
|
|
|
2017-06-01 01:01:19 +03:00
|
|
|
if (*destlen == *srclen) {
|
2012-09-02 11:33:34 +04:00
|
|
|
cc = 0;
|
2017-06-01 01:01:19 +03:00
|
|
|
} else if (*destlen < *srclen) {
|
2012-09-02 11:33:34 +04:00
|
|
|
cc = 1;
|
|
|
|
} else {
|
|
|
|
cc = 2;
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:19 +03:00
|
|
|
/* Copy the src array */
|
|
|
|
fast_memmove(env, *dest, *src, len, ra);
|
|
|
|
*src += len;
|
|
|
|
*srclen -= len;
|
|
|
|
*dest += len;
|
|
|
|
*destlen -= len;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2017-06-01 01:01:19 +03:00
|
|
|
/* Pad the remaining area */
|
2017-06-01 01:01:21 +03:00
|
|
|
if (wordsize == 1) {
|
|
|
|
fast_memset(env, *dest, pad, *destlen, ra);
|
|
|
|
*dest += *destlen;
|
|
|
|
*destlen = 0;
|
|
|
|
} else {
|
|
|
|
/* If remaining length is odd, pad with odd byte first. */
|
|
|
|
if (*destlen & 1) {
|
|
|
|
cpu_stb_data_ra(env, *dest, pad & 0xff, ra);
|
|
|
|
*dest += 1;
|
|
|
|
*destlen -= 1;
|
|
|
|
}
|
|
|
|
/* The remaining length is even, pad using words. */
|
|
|
|
for (; *destlen; *dest += 2, *destlen -= 2) {
|
|
|
|
cpu_stw_data_ra(env, *dest, pad, ra);
|
|
|
|
}
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2017-06-01 01:01:19 +03:00
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* move long */
|
|
|
|
uint32_t HELPER(mvcl)(CPUS390XState *env, uint32_t r1, uint32_t r2)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint64_t destlen = env->regs[r1 + 1] & 0xffffff;
|
|
|
|
uint64_t dest = get_address(env, r1);
|
|
|
|
uint64_t srclen = env->regs[r2 + 1] & 0xffffff;
|
|
|
|
uint64_t src = get_address(env, r2);
|
|
|
|
uint8_t pad = env->regs[r2 + 1] >> 24;
|
|
|
|
uint32_t cc;
|
|
|
|
|
2017-06-01 01:01:21 +03:00
|
|
|
cc = do_mvcl(env, &dest, &destlen, &src, &srclen, pad, 1, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2017-06-01 01:01:19 +03:00
|
|
|
env->regs[r1 + 1] = deposit64(env->regs[r1 + 1], 0, 24, destlen);
|
|
|
|
env->regs[r2 + 1] = deposit64(env->regs[r2 + 1], 0, 24, srclen);
|
2017-06-01 01:01:14 +03:00
|
|
|
set_address(env, r1, dest);
|
|
|
|
set_address(env, r2, src);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:19 +03:00
|
|
|
/* move long extended */
|
2012-09-02 11:33:40 +04:00
|
|
|
uint32_t HELPER(mvcle)(CPUS390XState *env, uint32_t r1, uint64_t a2,
|
|
|
|
uint32_t r3)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 21:28:30 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2017-06-01 01:01:15 +03:00
|
|
|
uint64_t destlen = get_length(env, r1 + 1);
|
2017-06-01 01:01:13 +03:00
|
|
|
uint64_t dest = get_address(env, r1);
|
2017-06-01 01:01:15 +03:00
|
|
|
uint64_t srclen = get_length(env, r3 + 1);
|
2017-06-01 01:01:13 +03:00
|
|
|
uint64_t src = get_address(env, r3);
|
2017-06-01 01:01:19 +03:00
|
|
|
uint8_t pad = a2;
|
2012-09-02 11:33:34 +04:00
|
|
|
uint32_t cc;
|
|
|
|
|
2017-06-01 01:01:21 +03:00
|
|
|
cc = do_mvcl(env, &dest, &destlen, &src, &srclen, pad, 1, ra);
|
|
|
|
|
|
|
|
set_length(env, r1 + 1, destlen);
|
|
|
|
set_length(env, r3 + 1, srclen);
|
|
|
|
set_address(env, r1, dest);
|
|
|
|
set_address(env, r3, src);
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* move long unicode */
|
|
|
|
uint32_t HELPER(mvclu)(CPUS390XState *env, uint32_t r1, uint64_t a2,
|
|
|
|
uint32_t r3)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint64_t destlen = get_length(env, r1 + 1);
|
|
|
|
uint64_t dest = get_address(env, r1);
|
|
|
|
uint64_t srclen = get_length(env, r3 + 1);
|
|
|
|
uint64_t src = get_address(env, r3);
|
|
|
|
uint16_t pad = a2;
|
|
|
|
uint32_t cc;
|
|
|
|
|
|
|
|
cc = do_mvcl(env, &dest, &destlen, &src, &srclen, pad, 2, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2017-06-01 01:01:19 +03:00
|
|
|
set_length(env, r1 + 1, destlen);
|
|
|
|
set_length(env, r3 + 1, srclen);
|
2017-06-01 01:01:14 +03:00
|
|
|
set_address(env, r1, dest);
|
|
|
|
set_address(env, r3, src);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:17 +03:00
|
|
|
/* compare logical long helper */
|
|
|
|
static inline uint32_t do_clcl(CPUS390XState *env,
|
|
|
|
uint64_t *src1, uint64_t *src1len,
|
|
|
|
uint64_t *src3, uint64_t *src3len,
|
2017-06-01 01:01:20 +03:00
|
|
|
uint16_t pad, uint64_t limit,
|
|
|
|
int wordsize, uintptr_t ra)
|
2017-06-01 01:01:17 +03:00
|
|
|
{
|
|
|
|
uint64_t len = MAX(*src1len, *src3len);
|
2012-09-02 11:33:34 +04:00
|
|
|
uint32_t cc = 0;
|
|
|
|
|
2017-06-01 01:01:20 +03:00
|
|
|
check_alignment(env, *src1len | *src3len, wordsize, ra);
|
|
|
|
|
2017-06-01 01:01:16 +03:00
|
|
|
if (!len) {
|
2012-09-02 11:33:34 +04:00
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:16 +03:00
|
|
|
/* Lest we fail to service interrupts in a timely manner, limit the
|
2017-06-01 01:01:17 +03:00
|
|
|
amount of work we're willing to do. */
|
|
|
|
if (len > limit) {
|
|
|
|
len = limit;
|
2017-06-01 01:01:16 +03:00
|
|
|
cc = 3;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:20 +03:00
|
|
|
for (; len; len -= wordsize) {
|
|
|
|
uint16_t v1 = pad;
|
|
|
|
uint16_t v3 = pad;
|
2017-06-01 01:01:16 +03:00
|
|
|
|
2017-06-01 01:01:17 +03:00
|
|
|
if (*src1len) {
|
2017-06-01 01:01:20 +03:00
|
|
|
v1 = cpu_ldusize_data_ra(env, *src1, wordsize, ra);
|
2017-06-01 01:01:16 +03:00
|
|
|
}
|
2017-06-01 01:01:17 +03:00
|
|
|
if (*src3len) {
|
2017-06-01 01:01:20 +03:00
|
|
|
v3 = cpu_ldusize_data_ra(env, *src3, wordsize, ra);
|
2017-06-01 01:01:16 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
if (v1 != v3) {
|
|
|
|
cc = (v1 < v3) ? 1 : 2;
|
2012-09-02 11:33:34 +04:00
|
|
|
break;
|
|
|
|
}
|
2017-06-01 01:01:16 +03:00
|
|
|
|
2017-06-01 01:01:17 +03:00
|
|
|
if (*src1len) {
|
2017-06-01 01:01:20 +03:00
|
|
|
*src1 += wordsize;
|
|
|
|
*src1len -= wordsize;
|
2017-06-01 01:01:16 +03:00
|
|
|
}
|
2017-06-01 01:01:17 +03:00
|
|
|
if (*src3len) {
|
2017-06-01 01:01:20 +03:00
|
|
|
*src3 += wordsize;
|
|
|
|
*src3len -= wordsize;
|
2017-06-01 01:01:16 +03:00
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:17 +03:00
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* compare logical long */
|
|
|
|
uint32_t HELPER(clcl)(CPUS390XState *env, uint32_t r1, uint32_t r2)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint64_t src1len = extract64(env->regs[r1 + 1], 0, 24);
|
|
|
|
uint64_t src1 = get_address(env, r1);
|
|
|
|
uint64_t src3len = extract64(env->regs[r2 + 1], 0, 24);
|
|
|
|
uint64_t src3 = get_address(env, r2);
|
|
|
|
uint8_t pad = env->regs[r2 + 1] >> 24;
|
|
|
|
uint32_t cc;
|
|
|
|
|
2017-06-01 01:01:20 +03:00
|
|
|
cc = do_clcl(env, &src1, &src1len, &src3, &src3len, pad, -1, 1, ra);
|
2017-06-01 01:01:17 +03:00
|
|
|
|
|
|
|
env->regs[r1 + 1] = deposit64(env->regs[r1 + 1], 0, 24, src1len);
|
|
|
|
env->regs[r2 + 1] = deposit64(env->regs[r2 + 1], 0, 24, src3len);
|
|
|
|
set_address(env, r1, src1);
|
|
|
|
set_address(env, r2, src3);
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* compare logical long extended memcompare insn with padding */
|
|
|
|
uint32_t HELPER(clcle)(CPUS390XState *env, uint32_t r1, uint64_t a2,
|
|
|
|
uint32_t r3)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint64_t src1len = get_length(env, r1 + 1);
|
|
|
|
uint64_t src1 = get_address(env, r1);
|
|
|
|
uint64_t src3len = get_length(env, r3 + 1);
|
|
|
|
uint64_t src3 = get_address(env, r3);
|
|
|
|
uint8_t pad = a2;
|
|
|
|
uint32_t cc;
|
|
|
|
|
2017-06-01 01:01:20 +03:00
|
|
|
cc = do_clcl(env, &src1, &src1len, &src3, &src3len, pad, 0x2000, 1, ra);
|
|
|
|
|
|
|
|
set_length(env, r1 + 1, src1len);
|
|
|
|
set_length(env, r3 + 1, src3len);
|
|
|
|
set_address(env, r1, src1);
|
|
|
|
set_address(env, r3, src3);
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* compare logical long unicode memcompare insn with padding */
|
|
|
|
uint32_t HELPER(clclu)(CPUS390XState *env, uint32_t r1, uint64_t a2,
|
|
|
|
uint32_t r3)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint64_t src1len = get_length(env, r1 + 1);
|
|
|
|
uint64_t src1 = get_address(env, r1);
|
|
|
|
uint64_t src3len = get_length(env, r3 + 1);
|
|
|
|
uint64_t src3 = get_address(env, r3);
|
|
|
|
uint16_t pad = a2;
|
|
|
|
uint32_t cc = 0;
|
|
|
|
|
|
|
|
cc = do_clcl(env, &src1, &src1len, &src3, &src3len, pad, 0x1000, 2, ra);
|
2017-06-01 01:01:17 +03:00
|
|
|
|
2017-06-01 01:01:16 +03:00
|
|
|
set_length(env, r1 + 1, src1len);
|
|
|
|
set_length(env, r3 + 1, src3len);
|
|
|
|
set_address(env, r1, src1);
|
|
|
|
set_address(env, r3, src3);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* checksum */
|
2012-08-24 22:38:12 +04:00
|
|
|
uint64_t HELPER(cksm)(CPUS390XState *env, uint64_t r1,
|
|
|
|
uint64_t src, uint64_t src_len)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 21:34:43 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2012-08-24 22:38:12 +04:00
|
|
|
uint64_t max_len, len;
|
|
|
|
uint64_t cksm = (uint32_t)r1;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2012-08-24 22:38:12 +04:00
|
|
|
/* Lest we fail to service interrupts in a timely manner, limit the
|
2013-04-09 15:48:19 +04:00
|
|
|
amount of work we're willing to do. For now, let's cap at 8k. */
|
2012-08-24 22:38:12 +04:00
|
|
|
max_len = (src_len > 0x2000 ? 0x2000 : src_len);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2012-08-24 22:38:12 +04:00
|
|
|
/* Process full words as available. */
|
|
|
|
for (len = 0; len + 4 <= max_len; len += 4, src += 4) {
|
2017-05-19 21:34:43 +03:00
|
|
|
cksm += (uint32_t)cpu_ldl_data_ra(env, src, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2012-08-24 22:38:12 +04:00
|
|
|
switch (max_len - len) {
|
2012-09-02 11:33:34 +04:00
|
|
|
case 1:
|
2017-05-19 21:34:43 +03:00
|
|
|
cksm += cpu_ldub_data_ra(env, src, ra) << 24;
|
2012-08-24 22:38:12 +04:00
|
|
|
len += 1;
|
2012-09-02 11:33:34 +04:00
|
|
|
break;
|
|
|
|
case 2:
|
2017-05-19 21:34:43 +03:00
|
|
|
cksm += cpu_lduw_data_ra(env, src, ra) << 16;
|
2012-08-24 22:38:12 +04:00
|
|
|
len += 2;
|
2012-09-02 11:33:34 +04:00
|
|
|
break;
|
|
|
|
case 3:
|
2017-05-19 21:34:43 +03:00
|
|
|
cksm += cpu_lduw_data_ra(env, src, ra) << 16;
|
|
|
|
cksm += cpu_ldub_data_ra(env, src + 2, ra) << 8;
|
2012-08-24 22:38:12 +04:00
|
|
|
len += 3;
|
2012-09-02 11:33:34 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2012-08-24 22:38:12 +04:00
|
|
|
/* Fold the carry from the checksum. Note that we can see carry-out
|
|
|
|
during folding more than once (but probably not more than twice). */
|
|
|
|
while (cksm > 0xffffffffull) {
|
|
|
|
cksm = (uint32_t)cksm + (cksm >> 32);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Indicate whether or not we've processed everything. */
|
|
|
|
env->cc_op = (len == src_len ? 0 : 3);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2012-08-24 22:38:12 +04:00
|
|
|
/* Return both cksm and processed length. */
|
|
|
|
env->retxl = cksm;
|
|
|
|
return len;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:05 +03:00
|
|
|
void HELPER(pack)(CPUS390XState *env, uint32_t len, uint64_t dest, uint64_t src)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
int len_dest = len >> 4;
|
|
|
|
int len_src = len & 0xf;
|
|
|
|
uint8_t b;
|
|
|
|
|
|
|
|
dest += len_dest;
|
|
|
|
src += len_src;
|
|
|
|
|
|
|
|
/* last byte is special, it only flips the nibbles */
|
|
|
|
b = cpu_ldub_data_ra(env, src, ra);
|
|
|
|
cpu_stb_data_ra(env, dest, (b << 4) | (b >> 4), ra);
|
|
|
|
src--;
|
|
|
|
len_src--;
|
|
|
|
|
|
|
|
/* now pack every value */
|
2018-08-21 05:51:03 +03:00
|
|
|
while (len_dest > 0) {
|
2017-06-01 01:01:05 +03:00
|
|
|
b = 0;
|
|
|
|
|
2018-08-21 05:51:03 +03:00
|
|
|
if (len_src >= 0) {
|
2017-06-01 01:01:05 +03:00
|
|
|
b = cpu_ldub_data_ra(env, src, ra) & 0x0f;
|
|
|
|
src--;
|
|
|
|
len_src--;
|
|
|
|
}
|
2018-08-21 05:51:03 +03:00
|
|
|
if (len_src >= 0) {
|
2017-06-01 01:01:05 +03:00
|
|
|
b |= cpu_ldub_data_ra(env, src, ra) << 4;
|
|
|
|
src--;
|
|
|
|
len_src--;
|
|
|
|
}
|
|
|
|
|
|
|
|
len_dest--;
|
|
|
|
dest--;
|
|
|
|
cpu_stb_data_ra(env, dest, b, ra);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:23 +03:00
|
|
|
static inline void do_pkau(CPUS390XState *env, uint64_t dest, uint64_t src,
|
|
|
|
uint32_t srclen, int ssize, uintptr_t ra)
|
2017-06-01 01:01:22 +03:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
/* The destination operand is always 16 bytes long. */
|
|
|
|
const int destlen = 16;
|
|
|
|
|
|
|
|
/* The operands are processed from right to left. */
|
|
|
|
src += srclen - 1;
|
|
|
|
dest += destlen - 1;
|
|
|
|
|
|
|
|
for (i = 0; i < destlen; i++) {
|
|
|
|
uint8_t b = 0;
|
|
|
|
|
|
|
|
/* Start with a positive sign */
|
|
|
|
if (i == 0) {
|
|
|
|
b = 0xc;
|
2017-06-01 01:01:23 +03:00
|
|
|
} else if (srclen > ssize) {
|
2017-06-01 01:01:22 +03:00
|
|
|
b = cpu_ldub_data_ra(env, src, ra) & 0x0f;
|
2017-06-01 01:01:23 +03:00
|
|
|
src -= ssize;
|
|
|
|
srclen -= ssize;
|
2017-06-01 01:01:22 +03:00
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:23 +03:00
|
|
|
if (srclen > ssize) {
|
2017-06-01 01:01:22 +03:00
|
|
|
b |= cpu_ldub_data_ra(env, src, ra) << 4;
|
2017-06-01 01:01:23 +03:00
|
|
|
src -= ssize;
|
|
|
|
srclen -= ssize;
|
2017-06-01 01:01:22 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
cpu_stb_data_ra(env, dest, b, ra);
|
|
|
|
dest--;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:23 +03:00
|
|
|
|
|
|
|
void HELPER(pka)(CPUS390XState *env, uint64_t dest, uint64_t src,
|
|
|
|
uint32_t srclen)
|
|
|
|
{
|
|
|
|
do_pkau(env, dest, src, srclen, 1, GETPC());
|
|
|
|
}
|
|
|
|
|
|
|
|
void HELPER(pku)(CPUS390XState *env, uint64_t dest, uint64_t src,
|
|
|
|
uint32_t srclen)
|
|
|
|
{
|
|
|
|
do_pkau(env, dest, src, srclen, 2, GETPC());
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:40 +04:00
|
|
|
void HELPER(unpk)(CPUS390XState *env, uint32_t len, uint64_t dest,
|
|
|
|
uint64_t src)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 21:37:55 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2012-09-02 11:33:34 +04:00
|
|
|
int len_dest = len >> 4;
|
|
|
|
int len_src = len & 0xf;
|
|
|
|
uint8_t b;
|
|
|
|
int second_nibble = 0;
|
|
|
|
|
|
|
|
dest += len_dest;
|
|
|
|
src += len_src;
|
|
|
|
|
|
|
|
/* last byte is special, it only flips the nibbles */
|
2017-05-19 21:37:55 +03:00
|
|
|
b = cpu_ldub_data_ra(env, src, ra);
|
|
|
|
cpu_stb_data_ra(env, dest, (b << 4) | (b >> 4), ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
src--;
|
|
|
|
len_src--;
|
|
|
|
|
|
|
|
/* now pad every nibble with 0xf0 */
|
|
|
|
|
|
|
|
while (len_dest > 0) {
|
|
|
|
uint8_t cur_byte = 0;
|
|
|
|
|
|
|
|
if (len_src > 0) {
|
2017-05-19 21:37:55 +03:00
|
|
|
cur_byte = cpu_ldub_data_ra(env, src, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
len_dest--;
|
|
|
|
dest--;
|
|
|
|
|
|
|
|
/* only advance one nibble at a time */
|
|
|
|
if (second_nibble) {
|
|
|
|
cur_byte >>= 4;
|
|
|
|
len_src--;
|
|
|
|
src--;
|
|
|
|
}
|
|
|
|
second_nibble = !second_nibble;
|
|
|
|
|
|
|
|
/* digit */
|
|
|
|
cur_byte = (cur_byte & 0xf);
|
|
|
|
/* zone bits */
|
|
|
|
cur_byte |= 0xf0;
|
|
|
|
|
2017-05-19 21:37:55 +03:00
|
|
|
cpu_stb_data_ra(env, dest, cur_byte, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:25 +03:00
|
|
|
static inline uint32_t do_unpkau(CPUS390XState *env, uint64_t dest,
|
|
|
|
uint32_t destlen, int dsize, uint64_t src,
|
|
|
|
uintptr_t ra)
|
2017-06-01 01:01:24 +03:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
uint32_t cc;
|
|
|
|
uint8_t b;
|
|
|
|
/* The source operand is always 16 bytes long. */
|
|
|
|
const int srclen = 16;
|
|
|
|
|
|
|
|
/* The operands are processed from right to left. */
|
|
|
|
src += srclen - 1;
|
2017-06-01 01:01:25 +03:00
|
|
|
dest += destlen - dsize;
|
2017-06-01 01:01:24 +03:00
|
|
|
|
|
|
|
/* Check for the sign. */
|
|
|
|
b = cpu_ldub_data_ra(env, src, ra);
|
|
|
|
src--;
|
|
|
|
switch (b & 0xf) {
|
|
|
|
case 0xa:
|
|
|
|
case 0xc:
|
|
|
|
case 0xe ... 0xf:
|
|
|
|
cc = 0; /* plus */
|
|
|
|
break;
|
|
|
|
case 0xb:
|
|
|
|
case 0xd:
|
|
|
|
cc = 1; /* minus */
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case 0x0 ... 0x9:
|
|
|
|
cc = 3; /* invalid */
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Now pad every nibble with 0x30, advancing one nibble at a time. */
|
2017-06-01 01:01:25 +03:00
|
|
|
for (i = 0; i < destlen; i += dsize) {
|
|
|
|
if (i == (31 * dsize)) {
|
|
|
|
/* If length is 32/64 bytes, the leftmost byte is 0. */
|
2017-06-01 01:01:24 +03:00
|
|
|
b = 0;
|
2017-06-01 01:01:25 +03:00
|
|
|
} else if (i % (2 * dsize)) {
|
2017-06-01 01:01:24 +03:00
|
|
|
b = cpu_ldub_data_ra(env, src, ra);
|
|
|
|
src--;
|
|
|
|
} else {
|
|
|
|
b >>= 4;
|
|
|
|
}
|
2017-06-01 01:01:25 +03:00
|
|
|
cpu_stsize_data_ra(env, dest, 0x30 + (b & 0xf), dsize, ra);
|
|
|
|
dest -= dsize;
|
2017-06-01 01:01:24 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:25 +03:00
|
|
|
uint32_t HELPER(unpka)(CPUS390XState *env, uint64_t dest, uint32_t destlen,
|
|
|
|
uint64_t src)
|
|
|
|
{
|
|
|
|
return do_unpkau(env, dest, destlen, 1, src, GETPC());
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(unpku)(CPUS390XState *env, uint64_t dest, uint32_t destlen,
|
|
|
|
uint64_t src)
|
|
|
|
{
|
|
|
|
return do_unpkau(env, dest, destlen, 2, src, GETPC());
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:26 +03:00
|
|
|
uint32_t HELPER(tp)(CPUS390XState *env, uint64_t dest, uint32_t destlen)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint32_t cc = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < destlen; i++) {
|
|
|
|
uint8_t b = cpu_ldub_data_ra(env, dest + i, ra);
|
|
|
|
/* digit */
|
|
|
|
cc |= (b & 0xf0) > 0x90 ? 2 : 0;
|
|
|
|
|
|
|
|
if (i == (destlen - 1)) {
|
|
|
|
/* sign */
|
|
|
|
cc |= (b & 0xf) < 0xa ? 1 : 0;
|
|
|
|
} else {
|
|
|
|
/* digit */
|
|
|
|
cc |= (b & 0xf) > 0x9 ? 2 : 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2017-05-25 00:34:10 +03:00
|
|
|
static uint32_t do_helper_tr(CPUS390XState *env, uint32_t len, uint64_t array,
|
|
|
|
uint64_t trans, uintptr_t ra)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-19 21:43:08 +03:00
|
|
|
uint32_t i;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
for (i = 0; i <= len; i++) {
|
2017-05-19 21:43:08 +03:00
|
|
|
uint8_t byte = cpu_ldub_data_ra(env, array + i, ra);
|
|
|
|
uint8_t new_byte = cpu_ldub_data_ra(env, trans + byte, ra);
|
|
|
|
cpu_stb_data_ra(env, array + i, new_byte, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
2017-05-25 00:34:10 +03:00
|
|
|
|
|
|
|
return env->cc_op;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-05-19 21:43:08 +03:00
|
|
|
void HELPER(tr)(CPUS390XState *env, uint32_t len, uint64_t array,
|
|
|
|
uint64_t trans)
|
|
|
|
{
|
2017-05-25 00:34:10 +03:00
|
|
|
do_helper_tr(env, len, array, trans, GETPC());
|
2017-05-19 21:43:08 +03:00
|
|
|
}
|
|
|
|
|
2015-06-04 00:09:48 +03:00
|
|
|
uint64_t HELPER(tre)(CPUS390XState *env, uint64_t array,
|
|
|
|
uint64_t len, uint64_t trans)
|
|
|
|
{
|
2017-05-19 21:46:25 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2015-06-04 00:09:48 +03:00
|
|
|
uint8_t end = env->regs[0] & 0xff;
|
|
|
|
uint64_t l = len;
|
|
|
|
uint64_t i;
|
2017-05-19 21:46:25 +03:00
|
|
|
uint32_t cc = 0;
|
2015-06-04 00:09:48 +03:00
|
|
|
|
|
|
|
if (!(env->psw.mask & PSW_MASK_64)) {
|
|
|
|
array &= 0x7fffffff;
|
|
|
|
l = (uint32_t)l;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Lest we fail to service interrupts in a timely manner, limit the
|
|
|
|
amount of work we're willing to do. For now, let's cap at 8k. */
|
|
|
|
if (l > 0x2000) {
|
|
|
|
l = 0x2000;
|
2017-05-19 21:46:25 +03:00
|
|
|
cc = 3;
|
2015-06-04 00:09:48 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < l; i++) {
|
|
|
|
uint8_t byte, new_byte;
|
|
|
|
|
2017-05-19 21:46:25 +03:00
|
|
|
byte = cpu_ldub_data_ra(env, array + i, ra);
|
2015-06-04 00:09:48 +03:00
|
|
|
|
|
|
|
if (byte == end) {
|
2017-05-19 21:46:25 +03:00
|
|
|
cc = 1;
|
2015-06-04 00:09:48 +03:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2017-05-19 21:46:25 +03:00
|
|
|
new_byte = cpu_ldub_data_ra(env, trans + byte, ra);
|
|
|
|
cpu_stb_data_ra(env, array + i, new_byte, ra);
|
2015-06-04 00:09:48 +03:00
|
|
|
}
|
|
|
|
|
2017-05-19 21:46:25 +03:00
|
|
|
env->cc_op = cc;
|
2015-06-04 00:09:48 +03:00
|
|
|
env->retxl = len - i;
|
|
|
|
return array + i;
|
|
|
|
}
|
|
|
|
|
2017-06-18 21:45:47 +03:00
|
|
|
static inline uint32_t do_helper_trt(CPUS390XState *env, int len,
|
|
|
|
uint64_t array, uint64_t trans,
|
|
|
|
int inc, uintptr_t ra)
|
2015-06-04 00:09:47 +03:00
|
|
|
{
|
2017-06-18 21:45:47 +03:00
|
|
|
int i;
|
2015-06-04 00:09:47 +03:00
|
|
|
|
|
|
|
for (i = 0; i <= len; i++) {
|
2017-06-18 21:45:47 +03:00
|
|
|
uint8_t byte = cpu_ldub_data_ra(env, array + i * inc, ra);
|
2017-05-22 21:59:43 +03:00
|
|
|
uint8_t sbyte = cpu_ldub_data_ra(env, trans + byte, ra);
|
2015-06-04 00:09:47 +03:00
|
|
|
|
|
|
|
if (sbyte != 0) {
|
2017-06-18 21:45:47 +03:00
|
|
|
set_address(env, 1, array + i * inc);
|
2017-05-22 21:59:43 +03:00
|
|
|
env->regs[2] = deposit64(env->regs[2], 0, 8, sbyte);
|
|
|
|
return (i == len) ? 2 : 1;
|
2015-06-04 00:09:47 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-05-22 21:59:43 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-08-21 05:51:02 +03:00
|
|
|
static uint32_t do_helper_trt_fwd(CPUS390XState *env, uint32_t len,
|
|
|
|
uint64_t array, uint64_t trans,
|
|
|
|
uintptr_t ra)
|
|
|
|
{
|
|
|
|
return do_helper_trt(env, len, array, trans, 1, ra);
|
|
|
|
}
|
|
|
|
|
2017-05-22 21:59:43 +03:00
|
|
|
uint32_t HELPER(trt)(CPUS390XState *env, uint32_t len, uint64_t array,
|
|
|
|
uint64_t trans)
|
|
|
|
{
|
2017-06-18 21:45:47 +03:00
|
|
|
return do_helper_trt(env, len, array, trans, 1, GETPC());
|
|
|
|
}
|
|
|
|
|
2018-08-21 05:51:02 +03:00
|
|
|
static uint32_t do_helper_trt_bkwd(CPUS390XState *env, uint32_t len,
|
|
|
|
uint64_t array, uint64_t trans,
|
|
|
|
uintptr_t ra)
|
|
|
|
{
|
|
|
|
return do_helper_trt(env, len, array, trans, -1, ra);
|
|
|
|
}
|
|
|
|
|
2017-06-18 21:45:47 +03:00
|
|
|
uint32_t HELPER(trtr)(CPUS390XState *env, uint32_t len, uint64_t array,
|
|
|
|
uint64_t trans)
|
|
|
|
{
|
|
|
|
return do_helper_trt(env, len, array, trans, -1, GETPC());
|
2015-06-04 00:09:47 +03:00
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:27 +03:00
|
|
|
/* Translate one/two to one/two */
|
|
|
|
uint32_t HELPER(trXX)(CPUS390XState *env, uint32_t r1, uint32_t r2,
|
|
|
|
uint32_t tst, uint32_t sizes)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
int dsize = (sizes & 1) ? 1 : 2;
|
|
|
|
int ssize = (sizes & 2) ? 1 : 2;
|
2017-06-17 03:37:59 +03:00
|
|
|
uint64_t tbl = get_address(env, 1);
|
2017-06-01 01:01:27 +03:00
|
|
|
uint64_t dst = get_address(env, r1);
|
|
|
|
uint64_t len = get_length(env, r1 + 1);
|
|
|
|
uint64_t src = get_address(env, r2);
|
|
|
|
uint32_t cc = 3;
|
|
|
|
int i;
|
|
|
|
|
2017-06-17 03:37:59 +03:00
|
|
|
/* The lower address bits of TBL are ignored. For TROO, TROT, it's
|
|
|
|
the low 3 bits (double-word aligned). For TRTO, TRTT, it's either
|
|
|
|
the low 12 bits (4K, without ETF2-ENH) or 3 bits (with ETF2-ENH). */
|
|
|
|
if (ssize == 2 && !s390_has_feat(S390_FEAT_ETF2_ENH)) {
|
|
|
|
tbl &= -4096;
|
|
|
|
} else {
|
|
|
|
tbl &= -8;
|
|
|
|
}
|
|
|
|
|
2017-06-01 01:01:27 +03:00
|
|
|
check_alignment(env, len, ssize, ra);
|
|
|
|
|
|
|
|
/* Lest we fail to service interrupts in a timely manner, */
|
|
|
|
/* limit the amount of work we're willing to do. */
|
|
|
|
for (i = 0; i < 0x2000; i++) {
|
|
|
|
uint16_t sval = cpu_ldusize_data_ra(env, src, ssize, ra);
|
|
|
|
uint64_t tble = tbl + (sval * dsize);
|
|
|
|
uint16_t dval = cpu_ldusize_data_ra(env, tble, dsize, ra);
|
|
|
|
if (dval == tst) {
|
|
|
|
cc = 1;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
cpu_stsize_data_ra(env, dst, dval, dsize, ra);
|
|
|
|
|
|
|
|
len -= ssize;
|
|
|
|
src += ssize;
|
|
|
|
dst += dsize;
|
|
|
|
|
|
|
|
if (len == 0) {
|
|
|
|
cc = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
set_address(env, r1, dst);
|
|
|
|
set_length(env, r1 + 1, len);
|
|
|
|
set_address(env, r2, src);
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
void HELPER(cdsg)(CPUS390XState *env, uint64_t addr,
|
|
|
|
uint32_t r1, uint32_t r3)
|
2017-03-01 03:39:01 +03:00
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
Int128 cmpv = int128_make128(env->regs[r1 + 1], env->regs[r1]);
|
|
|
|
Int128 newv = int128_make128(env->regs[r3 + 1], env->regs[r3]);
|
|
|
|
Int128 oldv;
|
2018-08-21 03:37:41 +03:00
|
|
|
uint64_t oldh, oldl;
|
2017-03-01 03:39:01 +03:00
|
|
|
bool fail;
|
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
check_alignment(env, addr, 16, ra);
|
2017-06-04 23:20:34 +03:00
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
oldh = cpu_ldq_data_ra(env, addr + 0, ra);
|
|
|
|
oldl = cpu_ldq_data_ra(env, addr + 8, ra);
|
2017-03-01 03:39:01 +03:00
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
oldv = int128_make128(oldl, oldh);
|
|
|
|
fail = !int128_eq(oldv, cmpv);
|
|
|
|
if (fail) {
|
|
|
|
newv = oldv;
|
2017-03-01 03:39:01 +03:00
|
|
|
}
|
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
cpu_stq_data_ra(env, addr + 0, int128_gethi(newv), ra);
|
|
|
|
cpu_stq_data_ra(env, addr + 8, int128_getlo(newv), ra);
|
|
|
|
|
2017-03-01 03:39:01 +03:00
|
|
|
env->cc_op = fail;
|
|
|
|
env->regs[r1] = int128_gethi(oldv);
|
|
|
|
env->regs[r1 + 1] = int128_getlo(oldv);
|
|
|
|
}
|
|
|
|
|
2017-07-15 01:43:35 +03:00
|
|
|
void HELPER(cdsg_parallel)(CPUS390XState *env, uint64_t addr,
|
|
|
|
uint32_t r1, uint32_t r3)
|
|
|
|
{
|
2018-08-21 03:37:41 +03:00
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
Int128 cmpv = int128_make128(env->regs[r1 + 1], env->regs[r1]);
|
|
|
|
Int128 newv = int128_make128(env->regs[r3 + 1], env->regs[r3]);
|
|
|
|
int mem_idx;
|
|
|
|
TCGMemOpIdx oi;
|
|
|
|
Int128 oldv;
|
|
|
|
bool fail;
|
|
|
|
|
2018-08-21 05:58:51 +03:00
|
|
|
assert(HAVE_CMPXCHG128);
|
2018-08-21 03:37:41 +03:00
|
|
|
|
|
|
|
mem_idx = cpu_mmu_index(env, false);
|
|
|
|
oi = make_memop_idx(MO_TEQ | MO_ALIGN_16, mem_idx);
|
|
|
|
oldv = helper_atomic_cmpxchgo_be_mmu(env, addr, cmpv, newv, oi, ra);
|
|
|
|
fail = !int128_eq(oldv, cmpv);
|
|
|
|
|
|
|
|
env->cc_op = fail;
|
|
|
|
env->regs[r1] = int128_gethi(oldv);
|
|
|
|
env->regs[r1 + 1] = int128_getlo(oldv);
|
2017-07-15 01:43:35 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t do_csst(CPUS390XState *env, uint32_t r3, uint64_t a1,
|
|
|
|
uint64_t a2, bool parallel)
|
2017-06-15 22:38:10 +03:00
|
|
|
{
|
|
|
|
uint32_t mem_idx = cpu_mmu_index(env, false);
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint32_t fc = extract32(env->regs[0], 0, 8);
|
|
|
|
uint32_t sc = extract32(env->regs[0], 8, 8);
|
|
|
|
uint64_t pl = get_address(env, 1) & -16;
|
|
|
|
uint64_t svh, svl;
|
|
|
|
uint32_t cc;
|
|
|
|
|
|
|
|
/* Sanity check the function code and storage characteristic. */
|
|
|
|
if (fc > 1 || sc > 3) {
|
|
|
|
if (!s390_has_feat(S390_FEAT_COMPARE_AND_SWAP_AND_STORE_2)) {
|
|
|
|
goto spec_exception;
|
|
|
|
}
|
|
|
|
if (fc > 2 || sc > 4 || (fc == 2 && (r3 & 1))) {
|
|
|
|
goto spec_exception;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Sanity check the alignments. */
|
target/s390x: fix CSST decoding and runtime alignment check
CSST is defined as:
C(0xc802, CSST, SSF, CASS, la1, a2, 0, 0, csst, 0)
It means that the first parameter is handled by in1_la1().
in1_la1() fills addr1 field, and not in1.
Furthermore, when extract32() is used for the alignment check, the
third parameter should specify the number of trailing bits that must
be 0. For FC these numbers are:
FC=0 (word, 4 bytes): 2
FC=1 (double word, 8 bytes): 3
FC=2 (quad word, 16 bytes): 4
For SC these numbers correspond to the size:
SC=0: 0
SC=1: 1
SC=2: 2
SC=3: 3
SC=4: 4
Signed-off-by: Pavel Zbitskiy <pavel.zbitskiy@gmail.com>
Message-Id: <20180821025104.19604-4-pavel.zbitskiy@gmail.com>
Reviewed-by: David Hildenbrand <david@redhat.com>
Signed-off-by: Cornelia Huck <cohuck@redhat.com>
2018-08-21 05:51:00 +03:00
|
|
|
if (extract32(a1, 0, fc + 2) || extract32(a2, 0, sc)) {
|
2017-06-15 22:38:10 +03:00
|
|
|
goto spec_exception;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Sanity check writability of the store address. */
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-01-18 22:38:40 +03:00
|
|
|
probe_write(env, a2, 0, mem_idx, ra);
|
2017-06-15 22:38:10 +03:00
|
|
|
#endif
|
|
|
|
|
2018-08-16 02:50:00 +03:00
|
|
|
/*
|
|
|
|
* Note that the compare-and-swap is atomic, and the store is atomic,
|
|
|
|
* but the complete operation is not. Therefore we do not need to
|
|
|
|
* assert serial context in order to implement this. That said,
|
|
|
|
* restart early if we can't support either operation that is supposed
|
|
|
|
* to be atomic.
|
|
|
|
*/
|
2017-07-15 01:43:35 +03:00
|
|
|
if (parallel) {
|
2018-08-16 02:50:00 +03:00
|
|
|
uint32_t max = 2;
|
|
|
|
#ifdef CONFIG_ATOMIC64
|
|
|
|
max = 3;
|
2017-06-15 22:38:10 +03:00
|
|
|
#endif
|
2018-08-16 02:50:00 +03:00
|
|
|
if ((HAVE_CMPXCHG128 ? 0 : fc + 2 > max) ||
|
|
|
|
(HAVE_ATOMIC128 ? 0 : sc > max)) {
|
2017-06-15 22:38:10 +03:00
|
|
|
cpu_loop_exit_atomic(ENV_GET_CPU(env), ra);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* All loads happen before all stores. For simplicity, load the entire
|
|
|
|
store value area from the parameter list. */
|
|
|
|
svh = cpu_ldq_data_ra(env, pl + 16, ra);
|
|
|
|
svl = cpu_ldq_data_ra(env, pl + 24, ra);
|
|
|
|
|
|
|
|
switch (fc) {
|
|
|
|
case 0:
|
|
|
|
{
|
|
|
|
uint32_t nv = cpu_ldl_data_ra(env, pl, ra);
|
|
|
|
uint32_t cv = env->regs[r3];
|
|
|
|
uint32_t ov;
|
|
|
|
|
2017-07-15 01:43:35 +03:00
|
|
|
if (parallel) {
|
2017-06-15 22:38:10 +03:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
uint32_t *haddr = g2h(a1);
|
|
|
|
ov = atomic_cmpxchg__nocheck(haddr, cv, nv);
|
|
|
|
#else
|
|
|
|
TCGMemOpIdx oi = make_memop_idx(MO_TEUL | MO_ALIGN, mem_idx);
|
|
|
|
ov = helper_atomic_cmpxchgl_be_mmu(env, a1, cv, nv, oi, ra);
|
|
|
|
#endif
|
|
|
|
} else {
|
|
|
|
ov = cpu_ldl_data_ra(env, a1, ra);
|
|
|
|
cpu_stl_data_ra(env, a1, (ov == cv ? nv : ov), ra);
|
|
|
|
}
|
|
|
|
cc = (ov != cv);
|
|
|
|
env->regs[r3] = deposit64(env->regs[r3], 32, 32, ov);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
{
|
|
|
|
uint64_t nv = cpu_ldq_data_ra(env, pl, ra);
|
|
|
|
uint64_t cv = env->regs[r3];
|
|
|
|
uint64_t ov;
|
|
|
|
|
2017-07-15 01:43:35 +03:00
|
|
|
if (parallel) {
|
2017-06-15 22:38:10 +03:00
|
|
|
#ifdef CONFIG_ATOMIC64
|
|
|
|
# ifdef CONFIG_USER_ONLY
|
|
|
|
uint64_t *haddr = g2h(a1);
|
|
|
|
ov = atomic_cmpxchg__nocheck(haddr, cv, nv);
|
|
|
|
# else
|
|
|
|
TCGMemOpIdx oi = make_memop_idx(MO_TEQ | MO_ALIGN, mem_idx);
|
|
|
|
ov = helper_atomic_cmpxchgq_be_mmu(env, a1, cv, nv, oi, ra);
|
|
|
|
# endif
|
|
|
|
#else
|
2017-07-15 01:43:35 +03:00
|
|
|
/* Note that we asserted !parallel above. */
|
2017-06-15 22:38:10 +03:00
|
|
|
g_assert_not_reached();
|
|
|
|
#endif
|
|
|
|
} else {
|
|
|
|
ov = cpu_ldq_data_ra(env, a1, ra);
|
|
|
|
cpu_stq_data_ra(env, a1, (ov == cv ? nv : ov), ra);
|
|
|
|
}
|
|
|
|
cc = (ov != cv);
|
|
|
|
env->regs[r3] = ov;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 2:
|
|
|
|
{
|
|
|
|
uint64_t nvh = cpu_ldq_data_ra(env, pl, ra);
|
|
|
|
uint64_t nvl = cpu_ldq_data_ra(env, pl + 8, ra);
|
|
|
|
Int128 nv = int128_make128(nvl, nvh);
|
|
|
|
Int128 cv = int128_make128(env->regs[r3 + 1], env->regs[r3]);
|
|
|
|
Int128 ov;
|
|
|
|
|
2018-08-16 02:50:00 +03:00
|
|
|
if (!parallel) {
|
2017-06-15 22:38:10 +03:00
|
|
|
uint64_t oh = cpu_ldq_data_ra(env, a1 + 0, ra);
|
|
|
|
uint64_t ol = cpu_ldq_data_ra(env, a1 + 8, ra);
|
|
|
|
|
|
|
|
ov = int128_make128(ol, oh);
|
|
|
|
cc = !int128_eq(ov, cv);
|
|
|
|
if (cc) {
|
|
|
|
nv = ov;
|
|
|
|
}
|
|
|
|
|
|
|
|
cpu_stq_data_ra(env, a1 + 0, int128_gethi(nv), ra);
|
|
|
|
cpu_stq_data_ra(env, a1 + 8, int128_getlo(nv), ra);
|
2018-08-16 02:50:00 +03:00
|
|
|
} else if (HAVE_CMPXCHG128) {
|
|
|
|
TCGMemOpIdx oi = make_memop_idx(MO_TEQ | MO_ALIGN_16, mem_idx);
|
|
|
|
ov = helper_atomic_cmpxchgo_be_mmu(env, a1, cv, nv, oi, ra);
|
|
|
|
cc = !int128_eq(ov, cv);
|
|
|
|
} else {
|
|
|
|
/* Note that we asserted !parallel above. */
|
|
|
|
g_assert_not_reached();
|
2017-06-15 22:38:10 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
env->regs[r3 + 0] = int128_gethi(ov);
|
|
|
|
env->regs[r3 + 1] = int128_getlo(ov);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Store only if the comparison succeeded. Note that above we use a pair
|
|
|
|
of 64-bit big-endian loads, so for sc < 3 we must extract the value
|
|
|
|
from the most-significant bits of svh. */
|
|
|
|
if (cc == 0) {
|
|
|
|
switch (sc) {
|
|
|
|
case 0:
|
|
|
|
cpu_stb_data_ra(env, a2, svh >> 56, ra);
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
cpu_stw_data_ra(env, a2, svh >> 48, ra);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
cpu_stl_data_ra(env, a2, svh >> 32, ra);
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
cpu_stq_data_ra(env, a2, svh, ra);
|
|
|
|
break;
|
|
|
|
case 4:
|
2018-08-16 02:50:00 +03:00
|
|
|
if (!parallel) {
|
|
|
|
cpu_stq_data_ra(env, a2 + 0, svh, ra);
|
|
|
|
cpu_stq_data_ra(env, a2 + 8, svl, ra);
|
|
|
|
} else if (HAVE_ATOMIC128) {
|
2017-06-15 22:38:10 +03:00
|
|
|
TCGMemOpIdx oi = make_memop_idx(MO_TEQ | MO_ALIGN_16, mem_idx);
|
|
|
|
Int128 sv = int128_make128(svl, svh);
|
|
|
|
helper_atomic_sto_be_mmu(env, a2, sv, oi, ra);
|
2018-08-16 02:50:00 +03:00
|
|
|
} else {
|
2017-07-15 01:43:35 +03:00
|
|
|
/* Note that we asserted !parallel above. */
|
2017-06-15 22:38:10 +03:00
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
2017-07-28 21:26:47 +03:00
|
|
|
break;
|
2017-06-15 22:38:10 +03:00
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
|
|
|
|
spec_exception:
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
2017-06-15 22:38:10 +03:00
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
|
2017-07-15 01:43:35 +03:00
|
|
|
uint32_t HELPER(csst)(CPUS390XState *env, uint32_t r3, uint64_t a1, uint64_t a2)
|
|
|
|
{
|
|
|
|
return do_csst(env, r3, a1, a2, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(csst_parallel)(CPUS390XState *env, uint32_t r3, uint64_t a1,
|
|
|
|
uint64_t a2)
|
|
|
|
{
|
|
|
|
return do_csst(env, r3, a1, a2, true);
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2012-09-02 11:33:40 +04:00
|
|
|
void HELPER(lctlg)(CPUS390XState *env, uint32_t r1, uint64_t a2, uint32_t r3)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-22 22:14:58 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2013-09-04 04:19:44 +04:00
|
|
|
S390CPU *cpu = s390_env_get_cpu(env);
|
2015-06-13 01:46:00 +03:00
|
|
|
bool PERchanged = false;
|
2012-09-02 11:33:34 +04:00
|
|
|
uint64_t src = a2;
|
2017-05-22 22:14:58 +03:00
|
|
|
uint32_t i;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2018-02-15 13:38:22 +03:00
|
|
|
if (src & 0x7) {
|
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = r1;; i = (i + 1) % 16) {
|
2017-05-22 22:14:58 +03:00
|
|
|
uint64_t val = cpu_ldq_data_ra(env, src, ra);
|
2015-06-13 01:46:00 +03:00
|
|
|
if (env->cregs[i] != val && i >= 9 && i <= 11) {
|
|
|
|
PERchanged = true;
|
|
|
|
}
|
|
|
|
env->cregs[i] = val;
|
2012-09-02 11:33:34 +04:00
|
|
|
HELPER_LOG("load ctl %d from 0x%" PRIx64 " == 0x%" PRIx64 "\n",
|
2017-05-22 22:14:58 +03:00
|
|
|
i, src, val);
|
2012-09-02 11:33:34 +04:00
|
|
|
src += sizeof(uint64_t);
|
|
|
|
|
|
|
|
if (i == r3) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-06-13 01:46:00 +03:00
|
|
|
if (PERchanged && env->psw.mask & PSW_MASK_PER) {
|
|
|
|
s390_cpu_recompute_watchpoints(CPU(cpu));
|
|
|
|
}
|
|
|
|
|
2016-11-14 17:17:28 +03:00
|
|
|
tlb_flush(CPU(cpu));
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:40 +04:00
|
|
|
void HELPER(lctl)(CPUS390XState *env, uint32_t r1, uint64_t a2, uint32_t r3)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-22 22:18:42 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2013-09-04 04:19:44 +04:00
|
|
|
S390CPU *cpu = s390_env_get_cpu(env);
|
2015-06-13 01:46:00 +03:00
|
|
|
bool PERchanged = false;
|
2012-09-02 11:33:34 +04:00
|
|
|
uint64_t src = a2;
|
2017-05-22 22:18:42 +03:00
|
|
|
uint32_t i;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2018-02-15 13:38:22 +03:00
|
|
|
if (src & 0x3) {
|
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra);
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = r1;; i = (i + 1) % 16) {
|
2017-05-22 22:18:42 +03:00
|
|
|
uint32_t val = cpu_ldl_data_ra(env, src, ra);
|
2015-06-13 01:46:00 +03:00
|
|
|
if ((uint32_t)env->cregs[i] != val && i >= 9 && i <= 11) {
|
|
|
|
PERchanged = true;
|
|
|
|
}
|
2017-05-22 22:18:42 +03:00
|
|
|
env->cregs[i] = deposit64(env->cregs[i], 0, 32, val);
|
|
|
|
HELPER_LOG("load ctl %d from 0x%" PRIx64 " == 0x%x\n", i, src, val);
|
2012-09-02 11:33:34 +04:00
|
|
|
src += sizeof(uint32_t);
|
|
|
|
|
|
|
|
if (i == r3) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-06-13 01:46:00 +03:00
|
|
|
if (PERchanged && env->psw.mask & PSW_MASK_PER) {
|
|
|
|
s390_cpu_recompute_watchpoints(CPU(cpu));
|
|
|
|
}
|
|
|
|
|
2016-11-14 17:17:28 +03:00
|
|
|
tlb_flush(CPU(cpu));
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:40 +04:00
|
|
|
void HELPER(stctg)(CPUS390XState *env, uint32_t r1, uint64_t a2, uint32_t r3)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-22 22:43:23 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2012-09-02 11:33:34 +04:00
|
|
|
uint64_t dest = a2;
|
2017-05-22 22:43:23 +03:00
|
|
|
uint32_t i;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2018-02-15 13:38:22 +03:00
|
|
|
if (dest & 0x7) {
|
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = r1;; i = (i + 1) % 16) {
|
2017-05-22 22:43:23 +03:00
|
|
|
cpu_stq_data_ra(env, dest, env->cregs[i], ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
dest += sizeof(uint64_t);
|
|
|
|
|
|
|
|
if (i == r3) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:40 +04:00
|
|
|
void HELPER(stctl)(CPUS390XState *env, uint32_t r1, uint64_t a2, uint32_t r3)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-22 22:43:23 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2012-09-02 11:33:34 +04:00
|
|
|
uint64_t dest = a2;
|
2017-05-22 22:43:23 +03:00
|
|
|
uint32_t i;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2018-02-15 13:38:22 +03:00
|
|
|
if (dest & 0x3) {
|
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra);
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
for (i = r1;; i = (i + 1) % 16) {
|
2017-05-22 22:43:23 +03:00
|
|
|
cpu_stl_data_ra(env, dest, env->cregs[i], ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
dest += sizeof(uint32_t);
|
|
|
|
|
|
|
|
if (i == r3) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-05-18 20:26:40 +03:00
|
|
|
uint32_t HELPER(testblock)(CPUS390XState *env, uint64_t real_addr)
|
|
|
|
{
|
2017-05-22 22:53:32 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2017-05-18 20:26:40 +03:00
|
|
|
int i;
|
|
|
|
|
2017-09-26 21:33:17 +03:00
|
|
|
real_addr = wrap_address(env, real_addr) & TARGET_PAGE_MASK;
|
2017-05-18 20:26:40 +03:00
|
|
|
|
|
|
|
for (i = 0; i < TARGET_PAGE_SIZE; i += 8) {
|
2017-09-26 21:33:17 +03:00
|
|
|
cpu_stq_real_ra(env, real_addr + i, 0, ra);
|
2017-05-18 20:26:40 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-12-19 01:46:15 +03:00
|
|
|
uint32_t HELPER(tprot)(CPUS390XState *env, uint64_t a1, uint64_t a2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-12-19 01:46:15 +03:00
|
|
|
S390CPU *cpu = s390_env_get_cpu(env);
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* TODO: we currently don't handle all access protection types
|
|
|
|
* (including access-list and key-controlled) as well as AR mode.
|
|
|
|
*/
|
|
|
|
if (!s390_cpu_virt_mem_check_write(cpu, a1, 0, 1)) {
|
|
|
|
/* Fetching permitted; storing permitted */
|
|
|
|
return 0;
|
|
|
|
}
|
2018-01-12 15:54:52 +03:00
|
|
|
|
|
|
|
if (env->int_pgm_code == PGM_PROTECTION) {
|
|
|
|
/* retry if reading is possible */
|
|
|
|
cs->exception_index = 0;
|
|
|
|
if (!s390_cpu_virt_mem_check_read(cpu, a1, 0, 1)) {
|
|
|
|
/* Fetching permitted; storing not permitted */
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-12-19 01:46:15 +03:00
|
|
|
switch (env->int_pgm_code) {
|
|
|
|
case PGM_PROTECTION:
|
|
|
|
/* Fetching not permitted; storing not permitted */
|
|
|
|
cs->exception_index = 0;
|
|
|
|
return 2;
|
2018-01-12 15:54:52 +03:00
|
|
|
case PGM_ADDRESSING:
|
|
|
|
case PGM_TRANS_SPEC:
|
|
|
|
/* exceptions forwarded to the guest */
|
|
|
|
s390_cpu_virt_mem_handle_exc(cpu, GETPC());
|
|
|
|
return 0;
|
2017-12-19 01:46:15 +03:00
|
|
|
}
|
2018-01-12 15:54:52 +03:00
|
|
|
|
|
|
|
/* Translation not available */
|
|
|
|
cs->exception_index = 0;
|
|
|
|
return 3;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* insert storage key extended */
|
2012-09-02 11:33:40 +04:00
|
|
|
uint64_t HELPER(iske)(CPUS390XState *env, uint64_t r2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2015-06-26 21:01:00 +03:00
|
|
|
static S390SKeysState *ss;
|
|
|
|
static S390SKeysClass *skeyclass;
|
2017-06-01 01:01:13 +03:00
|
|
|
uint64_t addr = wrap_address(env, r2);
|
2015-06-26 21:01:00 +03:00
|
|
|
uint8_t key;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
if (addr > ram_size) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-06-26 21:01:00 +03:00
|
|
|
if (unlikely(!ss)) {
|
|
|
|
ss = s390_get_skeys_device();
|
|
|
|
skeyclass = S390_SKEYS_GET_CLASS(ss);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (skeyclass->get_skeys(ss, addr / TARGET_PAGE_SIZE, 1, &key)) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return key;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* set storage key extended */
|
2012-08-27 20:18:01 +04:00
|
|
|
void HELPER(sske)(CPUS390XState *env, uint64_t r1, uint64_t r2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2015-06-26 21:01:00 +03:00
|
|
|
static S390SKeysState *ss;
|
|
|
|
static S390SKeysClass *skeyclass;
|
2017-06-01 01:01:13 +03:00
|
|
|
uint64_t addr = wrap_address(env, r2);
|
2015-06-26 21:01:00 +03:00
|
|
|
uint8_t key;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
if (addr > ram_size) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2015-06-26 21:01:00 +03:00
|
|
|
if (unlikely(!ss)) {
|
|
|
|
ss = s390_get_skeys_device();
|
|
|
|
skeyclass = S390_SKEYS_GET_CLASS(ss);
|
|
|
|
}
|
|
|
|
|
|
|
|
key = (uint8_t) r1;
|
|
|
|
skeyclass->set_skeys(ss, addr / TARGET_PAGE_SIZE, 1, &key);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* reset reference bit extended */
|
2012-08-27 20:22:13 +04:00
|
|
|
uint32_t HELPER(rrbe)(CPUS390XState *env, uint64_t r2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2015-06-26 21:01:00 +03:00
|
|
|
static S390SKeysState *ss;
|
|
|
|
static S390SKeysClass *skeyclass;
|
|
|
|
uint8_t re, key;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
if (r2 > ram_size) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-06-26 21:01:00 +03:00
|
|
|
if (unlikely(!ss)) {
|
|
|
|
ss = s390_get_skeys_device();
|
|
|
|
skeyclass = S390_SKEYS_GET_CLASS(ss);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (skeyclass->get_skeys(ss, r2 / TARGET_PAGE_SIZE, 1, &key)) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
re = key & (SK_R | SK_C);
|
2015-06-26 21:01:00 +03:00
|
|
|
key &= ~SK_R;
|
|
|
|
|
|
|
|
if (skeyclass->set_skeys(ss, r2 / TARGET_PAGE_SIZE, 1, &key)) {
|
|
|
|
return 0;
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* cc
|
|
|
|
*
|
|
|
|
* 0 Reference bit zero; change bit zero
|
|
|
|
* 1 Reference bit zero; change bit one
|
|
|
|
* 2 Reference bit one; change bit zero
|
|
|
|
* 3 Reference bit one; change bit one
|
|
|
|
*/
|
|
|
|
|
|
|
|
return re >> 1;
|
|
|
|
}
|
|
|
|
|
2015-06-04 00:09:55 +03:00
|
|
|
uint32_t HELPER(mvcs)(CPUS390XState *env, uint64_t l, uint64_t a1, uint64_t a2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-23 05:45:43 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2015-06-04 00:09:55 +03:00
|
|
|
int cc = 0, i;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2015-06-04 00:09:55 +03:00
|
|
|
HELPER_LOG("%s: %16" PRIx64 " %16" PRIx64 " %16" PRIx64 "\n",
|
|
|
|
__func__, l, a1, a2);
|
|
|
|
|
|
|
|
if (l > 256) {
|
2012-09-02 11:33:34 +04:00
|
|
|
/* max 256 */
|
|
|
|
l = 256;
|
|
|
|
cc = 3;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* XXX replace w/ memcpy */
|
|
|
|
for (i = 0; i < l; i++) {
|
2017-05-23 05:45:43 +03:00
|
|
|
uint8_t x = cpu_ldub_primary_ra(env, a2 + i, ra);
|
|
|
|
cpu_stb_secondary_ra(env, a1 + i, x, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2015-06-04 00:09:55 +03:00
|
|
|
uint32_t HELPER(mvcp)(CPUS390XState *env, uint64_t l, uint64_t a1, uint64_t a2)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-05-23 05:45:43 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2015-06-04 00:09:55 +03:00
|
|
|
int cc = 0, i;
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
HELPER_LOG("%s: %16" PRIx64 " %16" PRIx64 " %16" PRIx64 "\n",
|
|
|
|
__func__, l, a1, a2);
|
|
|
|
|
2015-06-04 00:09:55 +03:00
|
|
|
if (l > 256) {
|
|
|
|
/* max 256 */
|
|
|
|
l = 256;
|
|
|
|
cc = 3;
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2015-06-04 00:09:55 +03:00
|
|
|
/* XXX replace w/ memcpy */
|
|
|
|
for (i = 0; i < l; i++) {
|
2017-05-23 05:45:43 +03:00
|
|
|
uint8_t x = cpu_ldub_secondary_ra(env, a2 + i, ra);
|
|
|
|
cpu_stb_primary_ra(env, a1 + i, x, ra);
|
2015-06-04 00:09:55 +03:00
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2015-06-04 00:09:55 +03:00
|
|
|
return cc;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-06-22 12:41:51 +03:00
|
|
|
void HELPER(idte)(CPUS390XState *env, uint64_t r1, uint64_t r2, uint32_t m4)
|
|
|
|
{
|
|
|
|
CPUState *cs = CPU(s390_env_get_cpu(env));
|
|
|
|
const uintptr_t ra = GETPC();
|
|
|
|
uint64_t table, entry, raddr;
|
|
|
|
uint16_t entries, i, index = 0;
|
|
|
|
|
|
|
|
if (r2 & 0xff000) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra);
|
2017-06-22 12:41:51 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!(r2 & 0x800)) {
|
|
|
|
/* invalidation-and-clearing operation */
|
2018-03-05 08:16:58 +03:00
|
|
|
table = r1 & ASCE_ORIGIN;
|
2017-06-22 12:41:51 +03:00
|
|
|
entries = (r2 & 0x7ff) + 1;
|
|
|
|
|
2018-03-05 08:16:58 +03:00
|
|
|
switch (r1 & ASCE_TYPE_MASK) {
|
|
|
|
case ASCE_TYPE_REGION1:
|
2017-06-22 12:41:51 +03:00
|
|
|
index = (r2 >> 53) & 0x7ff;
|
|
|
|
break;
|
2018-03-05 08:16:58 +03:00
|
|
|
case ASCE_TYPE_REGION2:
|
2017-06-22 12:41:51 +03:00
|
|
|
index = (r2 >> 42) & 0x7ff;
|
|
|
|
break;
|
2018-03-05 08:16:58 +03:00
|
|
|
case ASCE_TYPE_REGION3:
|
2017-06-22 12:41:51 +03:00
|
|
|
index = (r2 >> 31) & 0x7ff;
|
|
|
|
break;
|
2018-03-05 08:16:58 +03:00
|
|
|
case ASCE_TYPE_SEGMENT:
|
2017-06-22 12:41:51 +03:00
|
|
|
index = (r2 >> 20) & 0x7ff;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
for (i = 0; i < entries; i++) {
|
|
|
|
/* addresses are not wrapped in 24/31bit mode but table index is */
|
|
|
|
raddr = table + ((index + i) & 0x7ff) * sizeof(entry);
|
2017-09-26 21:33:18 +03:00
|
|
|
entry = cpu_ldq_real_ra(env, raddr, ra);
|
2018-03-05 08:16:58 +03:00
|
|
|
if (!(entry & REGION_ENTRY_INV)) {
|
2017-06-22 12:41:51 +03:00
|
|
|
/* we are allowed to not store if already invalid */
|
2018-03-05 08:16:58 +03:00
|
|
|
entry |= REGION_ENTRY_INV;
|
2017-09-26 21:33:18 +03:00
|
|
|
cpu_stq_real_ra(env, raddr, entry, ra);
|
2017-06-22 12:41:51 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* We simply flush the complete tlb, therefore we can ignore r3. */
|
|
|
|
if (m4 & 1) {
|
|
|
|
tlb_flush(cs);
|
|
|
|
} else {
|
|
|
|
tlb_flush_all_cpus_synced(cs);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
/* invalidate pte */
|
2017-06-01 01:01:02 +03:00
|
|
|
void HELPER(ipte)(CPUS390XState *env, uint64_t pto, uint64_t vaddr,
|
|
|
|
uint32_t m4)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2014-03-09 22:40:08 +04:00
|
|
|
CPUState *cs = CPU(s390_env_get_cpu(env));
|
2017-09-26 21:33:18 +03:00
|
|
|
const uintptr_t ra = GETPC();
|
2012-09-02 11:33:34 +04:00
|
|
|
uint64_t page = vaddr & TARGET_PAGE_MASK;
|
2017-06-01 01:01:01 +03:00
|
|
|
uint64_t pte_addr, pte;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2017-06-01 01:01:01 +03:00
|
|
|
/* Compute the page table entry address */
|
2018-03-05 08:16:58 +03:00
|
|
|
pte_addr = (pto & SEGMENT_ENTRY_ORIGIN);
|
2017-06-01 01:01:02 +03:00
|
|
|
pte_addr += (vaddr & VADDR_PX) >> 9;
|
2017-06-01 01:01:01 +03:00
|
|
|
|
|
|
|
/* Mark the page table entry as invalid */
|
2017-09-26 21:33:18 +03:00
|
|
|
pte = cpu_ldq_real_ra(env, pte_addr, ra);
|
2018-03-05 08:16:58 +03:00
|
|
|
pte |= PAGE_INVALID;
|
2017-09-26 21:33:18 +03:00
|
|
|
cpu_stq_real_ra(env, pte_addr, pte, ra);
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
/* XXX we exploit the fact that Linux passes the exact virtual
|
|
|
|
address here - it's not obliged to! */
|
2017-06-01 01:01:02 +03:00
|
|
|
if (m4 & 1) {
|
2017-06-22 12:41:50 +03:00
|
|
|
if (vaddr & ~VADDR_PX) {
|
|
|
|
tlb_flush_page(cs, page);
|
|
|
|
/* XXX 31-bit hack */
|
|
|
|
tlb_flush_page(cs, page ^ 0x80000000);
|
|
|
|
} else {
|
|
|
|
/* looks like we don't have a valid virtual address */
|
|
|
|
tlb_flush(cs);
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
} else {
|
2017-06-22 12:41:50 +03:00
|
|
|
if (vaddr & ~VADDR_PX) {
|
|
|
|
tlb_flush_page_all_cpus_synced(cs, page);
|
|
|
|
/* XXX 31-bit hack */
|
|
|
|
tlb_flush_page_all_cpus_synced(cs, page ^ 0x80000000);
|
|
|
|
} else {
|
|
|
|
/* looks like we don't have a valid virtual address */
|
|
|
|
tlb_flush_all_cpus_synced(cs);
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* flush local tlb */
|
2012-09-02 11:33:40 +04:00
|
|
|
void HELPER(ptlb)(CPUS390XState *env)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2013-09-04 04:19:44 +04:00
|
|
|
S390CPU *cpu = s390_env_get_cpu(env);
|
|
|
|
|
2016-11-14 17:17:28 +03:00
|
|
|
tlb_flush(CPU(cpu));
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-05-23 04:34:42 +03:00
|
|
|
/* flush global tlb */
|
|
|
|
void HELPER(purge)(CPUS390XState *env)
|
|
|
|
{
|
|
|
|
S390CPU *cpu = s390_env_get_cpu(env);
|
|
|
|
|
|
|
|
tlb_flush_all_cpus_synced(CPU(cpu));
|
|
|
|
}
|
|
|
|
|
2013-09-21 00:04:28 +04:00
|
|
|
/* load using real address */
|
|
|
|
uint64_t HELPER(lura)(CPUS390XState *env, uint64_t addr)
|
|
|
|
{
|
2017-09-26 21:33:15 +03:00
|
|
|
return cpu_ldl_real_ra(env, wrap_address(env, addr), GETPC());
|
2013-09-21 00:04:28 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t HELPER(lurag)(CPUS390XState *env, uint64_t addr)
|
|
|
|
{
|
2017-09-26 21:33:15 +03:00
|
|
|
return cpu_ldq_real_ra(env, wrap_address(env, addr), GETPC());
|
2013-09-21 00:04:28 +04:00
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
/* store using real address */
|
2012-08-27 20:45:38 +04:00
|
|
|
void HELPER(stura)(CPUS390XState *env, uint64_t addr, uint64_t v1)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2017-09-26 21:33:16 +03:00
|
|
|
cpu_stl_real_ra(env, wrap_address(env, addr), (uint32_t)v1, GETPC());
|
2015-06-13 01:46:01 +03:00
|
|
|
|
|
|
|
if ((env->psw.mask & PSW_MASK_PER) &&
|
|
|
|
(env->cregs[9] & PER_CR9_EVENT_STORE) &&
|
|
|
|
(env->cregs[9] & PER_CR9_EVENT_STORE_REAL)) {
|
|
|
|
/* PSW is saved just before calling the helper. */
|
|
|
|
env->per_address = env->psw.addr;
|
|
|
|
env->per_perc_atmid = PER_CODE_EVENT_STORE_REAL | get_per_atmid(env);
|
|
|
|
}
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2013-09-21 00:04:28 +04:00
|
|
|
void HELPER(sturg)(CPUS390XState *env, uint64_t addr, uint64_t v1)
|
|
|
|
{
|
2017-09-26 21:33:16 +03:00
|
|
|
cpu_stq_real_ra(env, wrap_address(env, addr), v1, GETPC());
|
2015-06-13 01:46:01 +03:00
|
|
|
|
|
|
|
if ((env->psw.mask & PSW_MASK_PER) &&
|
|
|
|
(env->cregs[9] & PER_CR9_EVENT_STORE) &&
|
|
|
|
(env->cregs[9] & PER_CR9_EVENT_STORE_REAL)) {
|
|
|
|
/* PSW is saved just before calling the helper. */
|
|
|
|
env->per_address = env->psw.addr;
|
|
|
|
env->per_perc_atmid = PER_CODE_EVENT_STORE_REAL | get_per_atmid(env);
|
|
|
|
}
|
2013-09-21 00:04:28 +04:00
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:34 +04:00
|
|
|
/* load real address */
|
2012-08-23 00:15:10 +04:00
|
|
|
uint64_t HELPER(lra)(CPUS390XState *env, uint64_t addr)
|
2012-09-02 11:33:34 +04:00
|
|
|
{
|
2013-08-26 10:31:06 +04:00
|
|
|
CPUState *cs = CPU(s390_env_get_cpu(env));
|
2012-09-02 11:33:34 +04:00
|
|
|
uint32_t cc = 0;
|
|
|
|
uint64_t asc = env->psw.mask & PSW_MASK_ASC;
|
|
|
|
uint64_t ret;
|
2017-05-22 23:59:02 +03:00
|
|
|
int old_exc, flags;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
|
|
|
/* XXX incomplete - has more corner cases */
|
|
|
|
if (!(env->psw.mask & PSW_MASK_64) && (addr >> 32)) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIAL_OP, 2, GETPC());
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
|
2017-05-22 23:59:02 +03:00
|
|
|
old_exc = cs->exception_index;
|
2015-02-12 20:09:22 +03:00
|
|
|
if (mmu_translate(env, addr, 0, asc, &ret, &flags, true)) {
|
2012-09-02 11:33:34 +04:00
|
|
|
cc = 3;
|
|
|
|
}
|
2013-08-26 10:31:06 +04:00
|
|
|
if (cs->exception_index == EXCP_PGM) {
|
2012-09-02 11:33:34 +04:00
|
|
|
ret = env->int_pgm_code | 0x80000000;
|
|
|
|
} else {
|
|
|
|
ret |= addr & ~TARGET_PAGE_MASK;
|
|
|
|
}
|
2013-08-26 10:31:06 +04:00
|
|
|
cs->exception_index = old_exc;
|
2012-09-02 11:33:34 +04:00
|
|
|
|
2012-08-23 00:15:10 +04:00
|
|
|
env->cc_op = cc;
|
|
|
|
return ret;
|
2012-09-02 11:33:34 +04:00
|
|
|
}
|
|
|
|
#endif
|
2017-05-19 21:39:39 +03:00
|
|
|
|
2017-06-04 23:20:32 +03:00
|
|
|
/* load pair from quadword */
|
2018-08-21 03:37:41 +03:00
|
|
|
uint64_t HELPER(lpq)(CPUS390XState *env, uint64_t addr)
|
2017-06-04 23:20:32 +03:00
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint64_t hi, lo;
|
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
check_alignment(env, addr, 16, ra);
|
|
|
|
hi = cpu_ldq_data_ra(env, addr + 0, ra);
|
|
|
|
lo = cpu_ldq_data_ra(env, addr + 8, ra);
|
|
|
|
|
|
|
|
env->retxl = lo;
|
|
|
|
return hi;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t HELPER(lpq_parallel)(CPUS390XState *env, uint64_t addr)
|
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
|
|
|
uint64_t hi, lo;
|
2018-08-21 05:58:51 +03:00
|
|
|
int mem_idx;
|
|
|
|
TCGMemOpIdx oi;
|
|
|
|
Int128 v;
|
2018-08-21 03:37:41 +03:00
|
|
|
|
2018-08-21 05:58:51 +03:00
|
|
|
assert(HAVE_ATOMIC128);
|
|
|
|
|
|
|
|
mem_idx = cpu_mmu_index(env, false);
|
|
|
|
oi = make_memop_idx(MO_TEQ | MO_ALIGN_16, mem_idx);
|
|
|
|
v = helper_atomic_ldo_be_mmu(env, addr, oi, ra);
|
|
|
|
hi = int128_gethi(v);
|
|
|
|
lo = int128_getlo(v);
|
2017-06-04 23:20:32 +03:00
|
|
|
|
|
|
|
env->retxl = lo;
|
|
|
|
return hi;
|
|
|
|
}
|
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
/* store pair to quadword */
|
|
|
|
void HELPER(stpq)(CPUS390XState *env, uint64_t addr,
|
|
|
|
uint64_t low, uint64_t high)
|
2017-07-15 01:43:35 +03:00
|
|
|
{
|
2018-08-21 03:37:41 +03:00
|
|
|
uintptr_t ra = GETPC();
|
2017-07-15 01:43:35 +03:00
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
check_alignment(env, addr, 16, ra);
|
|
|
|
cpu_stq_data_ra(env, addr + 0, high, ra);
|
|
|
|
cpu_stq_data_ra(env, addr + 8, low, ra);
|
2017-07-15 01:43:35 +03:00
|
|
|
}
|
|
|
|
|
2018-08-21 03:37:41 +03:00
|
|
|
void HELPER(stpq_parallel)(CPUS390XState *env, uint64_t addr,
|
|
|
|
uint64_t low, uint64_t high)
|
2017-06-04 23:20:33 +03:00
|
|
|
{
|
|
|
|
uintptr_t ra = GETPC();
|
2018-08-21 05:58:51 +03:00
|
|
|
int mem_idx;
|
|
|
|
TCGMemOpIdx oi;
|
|
|
|
Int128 v;
|
2017-06-04 23:20:33 +03:00
|
|
|
|
2018-08-21 05:58:51 +03:00
|
|
|
assert(HAVE_ATOMIC128);
|
|
|
|
|
|
|
|
mem_idx = cpu_mmu_index(env, false);
|
|
|
|
oi = make_memop_idx(MO_TEQ | MO_ALIGN_16, mem_idx);
|
|
|
|
v = int128_make128(low, high);
|
|
|
|
helper_atomic_sto_be_mmu(env, addr, v, oi, ra);
|
2017-06-04 23:20:33 +03:00
|
|
|
}
|
|
|
|
|
2017-05-21 19:50:00 +03:00
|
|
|
/* Execute instruction. This instruction executes an insn modified with
|
|
|
|
the contents of r1. It does not change the executed instruction in memory;
|
|
|
|
it does not change the program counter.
|
|
|
|
|
|
|
|
Perform this by recording the modified instruction in env->ex_value.
|
|
|
|
This will be noticed by cpu_get_tb_cpu_state and thus tb translation.
|
2017-05-19 21:39:39 +03:00
|
|
|
*/
|
2017-05-24 21:49:53 +03:00
|
|
|
void HELPER(ex)(CPUS390XState *env, uint32_t ilen, uint64_t r1, uint64_t addr)
|
2017-05-19 21:39:39 +03:00
|
|
|
{
|
2017-05-24 21:49:53 +03:00
|
|
|
uint64_t insn = cpu_lduw_code(env, addr);
|
|
|
|
uint8_t opc = insn >> 8;
|
|
|
|
|
|
|
|
/* Or in the contents of R1[56:63]. */
|
|
|
|
insn |= r1 & 0xff;
|
|
|
|
|
|
|
|
/* Load the rest of the instruction. */
|
|
|
|
insn <<= 48;
|
|
|
|
switch (get_ilen(opc)) {
|
|
|
|
case 2:
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
insn |= (uint64_t)cpu_lduw_code(env, addr + 2) << 32;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
insn |= (uint64_t)(uint32_t)cpu_ldl_code(env, addr + 2) << 16;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
|
2017-05-25 00:34:10 +03:00
|
|
|
/* The very most common cases can be sped up by avoiding a new TB. */
|
|
|
|
if ((opc & 0xf0) == 0xd0) {
|
|
|
|
typedef uint32_t (*dx_helper)(CPUS390XState *, uint32_t, uint64_t,
|
|
|
|
uint64_t, uintptr_t);
|
|
|
|
static const dx_helper dx[16] = {
|
2018-08-21 05:51:02 +03:00
|
|
|
[0x0] = do_helper_trt_bkwd,
|
2017-05-25 00:34:10 +03:00
|
|
|
[0x2] = do_helper_mvc,
|
|
|
|
[0x4] = do_helper_nc,
|
|
|
|
[0x5] = do_helper_clc,
|
|
|
|
[0x6] = do_helper_oc,
|
|
|
|
[0x7] = do_helper_xc,
|
|
|
|
[0xc] = do_helper_tr,
|
2018-08-21 05:51:02 +03:00
|
|
|
[0xd] = do_helper_trt_fwd,
|
2017-05-25 00:34:10 +03:00
|
|
|
};
|
|
|
|
dx_helper helper = dx[opc & 0xf];
|
|
|
|
|
|
|
|
if (helper) {
|
|
|
|
uint32_t l = extract64(insn, 48, 8);
|
|
|
|
uint32_t b1 = extract64(insn, 44, 4);
|
|
|
|
uint32_t d1 = extract64(insn, 32, 12);
|
|
|
|
uint32_t b2 = extract64(insn, 28, 4);
|
|
|
|
uint32_t d2 = extract64(insn, 16, 12);
|
2017-06-01 01:01:13 +03:00
|
|
|
uint64_t a1 = wrap_address(env, env->regs[b1] + d1);
|
|
|
|
uint64_t a2 = wrap_address(env, env->regs[b2] + d2);
|
2017-05-25 00:34:10 +03:00
|
|
|
|
|
|
|
env->cc_op = helper(env, l, a1, a2, 0);
|
|
|
|
env->psw.addr += ilen;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
} else if (opc == 0x0a) {
|
|
|
|
env->int_svc_code = extract64(insn, 48, 8);
|
|
|
|
env->int_svc_ilen = ilen;
|
|
|
|
helper_exception(env, EXCP_SVC);
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
|
2017-05-21 19:50:00 +03:00
|
|
|
/* Record the insn we want to execute as well as the ilen to use
|
|
|
|
during the execution of the target insn. This will also ensure
|
|
|
|
that ex_value is non-zero, which flags that we are in a state
|
|
|
|
that requires such execution. */
|
|
|
|
env->ex_value = insn | ilen;
|
2017-05-19 21:39:39 +03:00
|
|
|
}
|
2017-06-14 16:38:19 +03:00
|
|
|
|
|
|
|
uint32_t HELPER(mvcos)(CPUS390XState *env, uint64_t dest, uint64_t src,
|
|
|
|
uint64_t len)
|
|
|
|
{
|
|
|
|
const uint8_t psw_key = (env->psw.mask & PSW_MASK_KEY) >> PSW_SHIFT_KEY;
|
|
|
|
const uint8_t psw_as = (env->psw.mask & PSW_MASK_ASC) >> PSW_SHIFT_ASC;
|
|
|
|
const uint64_t r0 = env->regs[0];
|
|
|
|
const uintptr_t ra = GETPC();
|
|
|
|
uint8_t dest_key, dest_as, dest_k, dest_a;
|
|
|
|
uint8_t src_key, src_as, src_k, src_a;
|
|
|
|
uint64_t val;
|
|
|
|
int cc = 0;
|
|
|
|
|
|
|
|
HELPER_LOG("%s dest %" PRIx64 ", src %" PRIx64 ", len %" PRIx64 "\n",
|
|
|
|
__func__, dest, src, len);
|
|
|
|
|
|
|
|
if (!(env->psw.mask & PSW_MASK_DAT)) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIAL_OP, 6, ra);
|
2017-06-14 16:38:19 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* OAC (operand access control) for the first operand -> dest */
|
|
|
|
val = (r0 & 0xffff0000ULL) >> 16;
|
|
|
|
dest_key = (val >> 12) & 0xf;
|
|
|
|
dest_as = (val >> 6) & 0x3;
|
|
|
|
dest_k = (val >> 1) & 0x1;
|
|
|
|
dest_a = val & 0x1;
|
|
|
|
|
|
|
|
/* OAC (operand access control) for the second operand -> src */
|
|
|
|
val = (r0 & 0x0000ffffULL);
|
|
|
|
src_key = (val >> 12) & 0xf;
|
|
|
|
src_as = (val >> 6) & 0x3;
|
|
|
|
src_k = (val >> 1) & 0x1;
|
|
|
|
src_a = val & 0x1;
|
|
|
|
|
|
|
|
if (!dest_k) {
|
|
|
|
dest_key = psw_key;
|
|
|
|
}
|
|
|
|
if (!src_k) {
|
|
|
|
src_key = psw_key;
|
|
|
|
}
|
|
|
|
if (!dest_a) {
|
|
|
|
dest_as = psw_as;
|
|
|
|
}
|
|
|
|
if (!src_a) {
|
|
|
|
src_as = psw_as;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (dest_a && dest_as == AS_HOME && (env->psw.mask & PSW_MASK_PSTATE)) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIAL_OP, 6, ra);
|
2017-06-14 16:38:19 +03:00
|
|
|
}
|
|
|
|
if (!(env->cregs[0] & CR0_SECONDARY) &&
|
|
|
|
(dest_as == AS_SECONDARY || src_as == AS_SECONDARY)) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_SPECIAL_OP, 6, ra);
|
2017-06-14 16:38:19 +03:00
|
|
|
}
|
|
|
|
if (!psw_key_valid(env, dest_key) || !psw_key_valid(env, src_key)) {
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_PRIVILEGED, 6, ra);
|
2017-06-14 16:38:19 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
len = wrap_length(env, len);
|
|
|
|
if (len > 4096) {
|
|
|
|
cc = 3;
|
|
|
|
len = 4096;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* FIXME: AR-mode and proper problem state mode (using PSW keys) missing */
|
|
|
|
if (src_as == AS_ACCREG || dest_as == AS_ACCREG ||
|
|
|
|
(env->psw.mask & PSW_MASK_PSTATE)) {
|
|
|
|
qemu_log_mask(LOG_UNIMP, "%s: AR-mode and PSTATE support missing\n",
|
|
|
|
__func__);
|
2017-11-30 19:27:29 +03:00
|
|
|
s390_program_interrupt(env, PGM_ADDRESSING, 6, ra);
|
2017-06-14 16:38:19 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* FIXME: a) LAP
|
|
|
|
* b) Access using correct keys
|
|
|
|
* c) AR-mode
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
/* psw keys are never valid in user mode, we will never reach this */
|
|
|
|
g_assert_not_reached();
|
|
|
|
#else
|
|
|
|
fast_memmove_as(env, dest, src, len, dest_as, src_as, ra);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
2017-06-17 05:13:16 +03:00
|
|
|
|
|
|
|
/* Decode a Unicode character. A return value < 0 indicates success, storing
|
|
|
|
the UTF-32 result into OCHAR and the input length into OLEN. A return
|
|
|
|
value >= 0 indicates failure, and the CC value to be returned. */
|
|
|
|
typedef int (*decode_unicode_fn)(CPUS390XState *env, uint64_t addr,
|
|
|
|
uint64_t ilen, bool enh_check, uintptr_t ra,
|
|
|
|
uint32_t *ochar, uint32_t *olen);
|
|
|
|
|
|
|
|
/* Encode a Unicode character. A return value < 0 indicates success, storing
|
|
|
|
the bytes into ADDR and the output length into OLEN. A return value >= 0
|
|
|
|
indicates failure, and the CC value to be returned. */
|
|
|
|
typedef int (*encode_unicode_fn)(CPUS390XState *env, uint64_t addr,
|
|
|
|
uint64_t ilen, uintptr_t ra, uint32_t c,
|
|
|
|
uint32_t *olen);
|
|
|
|
|
|
|
|
static int decode_utf8(CPUS390XState *env, uint64_t addr, uint64_t ilen,
|
|
|
|
bool enh_check, uintptr_t ra,
|
|
|
|
uint32_t *ochar, uint32_t *olen)
|
|
|
|
{
|
|
|
|
uint8_t s0, s1, s2, s3;
|
|
|
|
uint32_t c, l;
|
|
|
|
|
|
|
|
if (ilen < 1) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
s0 = cpu_ldub_data_ra(env, addr, ra);
|
|
|
|
if (s0 <= 0x7f) {
|
|
|
|
/* one byte character */
|
|
|
|
l = 1;
|
|
|
|
c = s0;
|
|
|
|
} else if (s0 <= (enh_check ? 0xc1 : 0xbf)) {
|
|
|
|
/* invalid character */
|
|
|
|
return 2;
|
|
|
|
} else if (s0 <= 0xdf) {
|
|
|
|
/* two byte character */
|
|
|
|
l = 2;
|
|
|
|
if (ilen < 2) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
s1 = cpu_ldub_data_ra(env, addr + 1, ra);
|
|
|
|
c = s0 & 0x1f;
|
|
|
|
c = (c << 6) | (s1 & 0x3f);
|
|
|
|
if (enh_check && (s1 & 0xc0) != 0x80) {
|
|
|
|
return 2;
|
|
|
|
}
|
|
|
|
} else if (s0 <= 0xef) {
|
|
|
|
/* three byte character */
|
|
|
|
l = 3;
|
|
|
|
if (ilen < 3) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
s1 = cpu_ldub_data_ra(env, addr + 1, ra);
|
|
|
|
s2 = cpu_ldub_data_ra(env, addr + 2, ra);
|
|
|
|
c = s0 & 0x0f;
|
|
|
|
c = (c << 6) | (s1 & 0x3f);
|
|
|
|
c = (c << 6) | (s2 & 0x3f);
|
|
|
|
/* Fold the byte-by-byte range descriptions in the PoO into
|
|
|
|
tests against the complete value. It disallows encodings
|
|
|
|
that could be smaller, and the UTF-16 surrogates. */
|
|
|
|
if (enh_check
|
|
|
|
&& ((s1 & 0xc0) != 0x80
|
|
|
|
|| (s2 & 0xc0) != 0x80
|
|
|
|
|| c < 0x1000
|
|
|
|
|| (c >= 0xd800 && c <= 0xdfff))) {
|
|
|
|
return 2;
|
|
|
|
}
|
|
|
|
} else if (s0 <= (enh_check ? 0xf4 : 0xf7)) {
|
|
|
|
/* four byte character */
|
|
|
|
l = 4;
|
|
|
|
if (ilen < 4) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
s1 = cpu_ldub_data_ra(env, addr + 1, ra);
|
|
|
|
s2 = cpu_ldub_data_ra(env, addr + 2, ra);
|
|
|
|
s3 = cpu_ldub_data_ra(env, addr + 3, ra);
|
|
|
|
c = s0 & 0x07;
|
|
|
|
c = (c << 6) | (s1 & 0x3f);
|
|
|
|
c = (c << 6) | (s2 & 0x3f);
|
|
|
|
c = (c << 6) | (s3 & 0x3f);
|
|
|
|
/* See above. */
|
|
|
|
if (enh_check
|
|
|
|
&& ((s1 & 0xc0) != 0x80
|
|
|
|
|| (s2 & 0xc0) != 0x80
|
|
|
|
|| (s3 & 0xc0) != 0x80
|
|
|
|
|| c < 0x010000
|
|
|
|
|| c > 0x10ffff)) {
|
|
|
|
return 2;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* invalid character */
|
|
|
|
return 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
*ochar = c;
|
|
|
|
*olen = l;
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int decode_utf16(CPUS390XState *env, uint64_t addr, uint64_t ilen,
|
|
|
|
bool enh_check, uintptr_t ra,
|
|
|
|
uint32_t *ochar, uint32_t *olen)
|
|
|
|
{
|
|
|
|
uint16_t s0, s1;
|
|
|
|
uint32_t c, l;
|
|
|
|
|
|
|
|
if (ilen < 2) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
s0 = cpu_lduw_data_ra(env, addr, ra);
|
|
|
|
if ((s0 & 0xfc00) != 0xd800) {
|
|
|
|
/* one word character */
|
|
|
|
l = 2;
|
|
|
|
c = s0;
|
|
|
|
} else {
|
|
|
|
/* two word character */
|
|
|
|
l = 4;
|
|
|
|
if (ilen < 4) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
s1 = cpu_lduw_data_ra(env, addr + 2, ra);
|
|
|
|
c = extract32(s0, 6, 4) + 1;
|
|
|
|
c = (c << 6) | (s0 & 0x3f);
|
|
|
|
c = (c << 10) | (s1 & 0x3ff);
|
|
|
|
if (enh_check && (s1 & 0xfc00) != 0xdc00) {
|
|
|
|
/* invalid surrogate character */
|
|
|
|
return 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
*ochar = c;
|
|
|
|
*olen = l;
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int decode_utf32(CPUS390XState *env, uint64_t addr, uint64_t ilen,
|
|
|
|
bool enh_check, uintptr_t ra,
|
|
|
|
uint32_t *ochar, uint32_t *olen)
|
|
|
|
{
|
|
|
|
uint32_t c;
|
|
|
|
|
|
|
|
if (ilen < 4) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
c = cpu_ldl_data_ra(env, addr, ra);
|
|
|
|
if ((c >= 0xd800 && c <= 0xdbff) || c > 0x10ffff) {
|
|
|
|
/* invalid unicode character */
|
|
|
|
return 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
*ochar = c;
|
|
|
|
*olen = 4;
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int encode_utf8(CPUS390XState *env, uint64_t addr, uint64_t ilen,
|
|
|
|
uintptr_t ra, uint32_t c, uint32_t *olen)
|
|
|
|
{
|
|
|
|
uint8_t d[4];
|
|
|
|
uint32_t l, i;
|
|
|
|
|
|
|
|
if (c <= 0x7f) {
|
|
|
|
/* one byte character */
|
|
|
|
l = 1;
|
|
|
|
d[0] = c;
|
|
|
|
} else if (c <= 0x7ff) {
|
|
|
|
/* two byte character */
|
|
|
|
l = 2;
|
|
|
|
d[1] = 0x80 | extract32(c, 0, 6);
|
|
|
|
d[0] = 0xc0 | extract32(c, 6, 5);
|
|
|
|
} else if (c <= 0xffff) {
|
|
|
|
/* three byte character */
|
|
|
|
l = 3;
|
|
|
|
d[2] = 0x80 | extract32(c, 0, 6);
|
|
|
|
d[1] = 0x80 | extract32(c, 6, 6);
|
|
|
|
d[0] = 0xe0 | extract32(c, 12, 4);
|
|
|
|
} else {
|
|
|
|
/* four byte character */
|
|
|
|
l = 4;
|
|
|
|
d[3] = 0x80 | extract32(c, 0, 6);
|
|
|
|
d[2] = 0x80 | extract32(c, 6, 6);
|
|
|
|
d[1] = 0x80 | extract32(c, 12, 6);
|
|
|
|
d[0] = 0xf0 | extract32(c, 18, 3);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ilen < l) {
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
for (i = 0; i < l; ++i) {
|
|
|
|
cpu_stb_data_ra(env, addr + i, d[i], ra);
|
|
|
|
}
|
|
|
|
|
|
|
|
*olen = l;
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int encode_utf16(CPUS390XState *env, uint64_t addr, uint64_t ilen,
|
|
|
|
uintptr_t ra, uint32_t c, uint32_t *olen)
|
|
|
|
{
|
|
|
|
uint16_t d0, d1;
|
|
|
|
|
|
|
|
if (c <= 0xffff) {
|
|
|
|
/* one word character */
|
|
|
|
if (ilen < 2) {
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
cpu_stw_data_ra(env, addr, c, ra);
|
|
|
|
*olen = 2;
|
|
|
|
} else {
|
|
|
|
/* two word character */
|
|
|
|
if (ilen < 4) {
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
d1 = 0xdc00 | extract32(c, 0, 10);
|
|
|
|
d0 = 0xd800 | extract32(c, 10, 6);
|
|
|
|
d0 = deposit32(d0, 6, 4, extract32(c, 16, 5) - 1);
|
|
|
|
cpu_stw_data_ra(env, addr + 0, d0, ra);
|
|
|
|
cpu_stw_data_ra(env, addr + 2, d1, ra);
|
|
|
|
*olen = 4;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int encode_utf32(CPUS390XState *env, uint64_t addr, uint64_t ilen,
|
|
|
|
uintptr_t ra, uint32_t c, uint32_t *olen)
|
|
|
|
{
|
|
|
|
if (ilen < 4) {
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
cpu_stl_data_ra(env, addr, c, ra);
|
|
|
|
*olen = 4;
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t convert_unicode(CPUS390XState *env, uint32_t r1,
|
|
|
|
uint32_t r2, uint32_t m3, uintptr_t ra,
|
|
|
|
decode_unicode_fn decode,
|
|
|
|
encode_unicode_fn encode)
|
|
|
|
{
|
|
|
|
uint64_t dst = get_address(env, r1);
|
|
|
|
uint64_t dlen = get_length(env, r1 + 1);
|
|
|
|
uint64_t src = get_address(env, r2);
|
|
|
|
uint64_t slen = get_length(env, r2 + 1);
|
|
|
|
bool enh_check = m3 & 1;
|
|
|
|
int cc, i;
|
|
|
|
|
|
|
|
/* Lest we fail to service interrupts in a timely manner, limit the
|
|
|
|
amount of work we're willing to do. For now, let's cap at 256. */
|
|
|
|
for (i = 0; i < 256; ++i) {
|
|
|
|
uint32_t c, ilen, olen;
|
|
|
|
|
|
|
|
cc = decode(env, src, slen, enh_check, ra, &c, &ilen);
|
|
|
|
if (unlikely(cc >= 0)) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
cc = encode(env, dst, dlen, ra, c, &olen);
|
|
|
|
if (unlikely(cc >= 0)) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
src += ilen;
|
|
|
|
slen -= ilen;
|
|
|
|
dst += olen;
|
|
|
|
dlen -= olen;
|
|
|
|
cc = 3;
|
|
|
|
}
|
|
|
|
|
|
|
|
set_address(env, r1, dst);
|
|
|
|
set_length(env, r1 + 1, dlen);
|
|
|
|
set_address(env, r2, src);
|
|
|
|
set_length(env, r2 + 1, slen);
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(cu12)(CPUS390XState *env, uint32_t r1, uint32_t r2, uint32_t m3)
|
|
|
|
{
|
|
|
|
return convert_unicode(env, r1, r2, m3, GETPC(),
|
|
|
|
decode_utf8, encode_utf16);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(cu14)(CPUS390XState *env, uint32_t r1, uint32_t r2, uint32_t m3)
|
|
|
|
{
|
|
|
|
return convert_unicode(env, r1, r2, m3, GETPC(),
|
|
|
|
decode_utf8, encode_utf32);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(cu21)(CPUS390XState *env, uint32_t r1, uint32_t r2, uint32_t m3)
|
|
|
|
{
|
|
|
|
return convert_unicode(env, r1, r2, m3, GETPC(),
|
|
|
|
decode_utf16, encode_utf8);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(cu24)(CPUS390XState *env, uint32_t r1, uint32_t r2, uint32_t m3)
|
|
|
|
{
|
|
|
|
return convert_unicode(env, r1, r2, m3, GETPC(),
|
|
|
|
decode_utf16, encode_utf32);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(cu41)(CPUS390XState *env, uint32_t r1, uint32_t r2, uint32_t m3)
|
|
|
|
{
|
|
|
|
return convert_unicode(env, r1, r2, m3, GETPC(),
|
|
|
|
decode_utf32, encode_utf8);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(cu42)(CPUS390XState *env, uint32_t r1, uint32_t r2, uint32_t m3)
|
|
|
|
{
|
|
|
|
return convert_unicode(env, r1, r2, m3, GETPC(),
|
|
|
|
decode_utf32, encode_utf16);
|
|
|
|
}
|
2019-03-07 15:15:34 +03:00
|
|
|
|
|
|
|
void probe_write_access(CPUS390XState *env, uint64_t addr, uint64_t len,
|
|
|
|
uintptr_t ra)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
if (!h2g_valid(addr) || !h2g_valid(addr + len - 1) ||
|
|
|
|
page_check_range(addr, len, PAGE_WRITE) < 0) {
|
|
|
|
s390_program_interrupt(env, PGM_ADDRESSING, ILEN_AUTO, ra);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
/* test the actual access, not just any access to the page due to LAP */
|
|
|
|
while (len) {
|
|
|
|
const uint64_t pagelen = -(addr | -TARGET_PAGE_MASK);
|
|
|
|
const uint64_t curlen = MIN(pagelen, len);
|
|
|
|
|
|
|
|
probe_write(env, addr, curlen, cpu_mmu_index(env, false), ra);
|
|
|
|
addr = wrap_address(env, addr + curlen);
|
|
|
|
len -= curlen;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
void HELPER(probe_write_access)(CPUS390XState *env, uint64_t addr, uint64_t len)
|
|
|
|
{
|
|
|
|
probe_write_access(env, addr, len, GETPC());
|
|
|
|
}
|