2020-12-12 18:55:14 +03:00
|
|
|
/*
|
|
|
|
* i386 TCG cpu class initialization
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "cpu.h"
|
|
|
|
#include "helper-tcg.h"
|
2021-03-22 16:27:40 +03:00
|
|
|
#include "qemu/accel.h"
|
|
|
|
#include "hw/core/accel-cpu.h"
|
2020-12-12 18:55:14 +03:00
|
|
|
|
2021-03-22 16:27:40 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
#include "sysemu/sysemu.h"
|
|
|
|
#include "qemu/units.h"
|
|
|
|
#include "exec/address-spaces.h"
|
2020-12-12 18:55:14 +03:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Frob eflags into and out of the CPU temporary format. */
|
|
|
|
|
|
|
|
static void x86_cpu_exec_enter(CPUState *cs)
|
|
|
|
{
|
|
|
|
X86CPU *cpu = X86_CPU(cs);
|
|
|
|
CPUX86State *env = &cpu->env;
|
|
|
|
|
|
|
|
CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
|
|
|
|
env->df = 1 - (2 * ((env->eflags >> 10) & 1));
|
|
|
|
CC_OP = CC_OP_EFLAGS;
|
|
|
|
env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void x86_cpu_exec_exit(CPUState *cs)
|
|
|
|
{
|
|
|
|
X86CPU *cpu = X86_CPU(cs);
|
|
|
|
CPUX86State *env = &cpu->env;
|
|
|
|
|
|
|
|
env->eflags = cpu_compute_eflags(env);
|
|
|
|
}
|
|
|
|
|
2020-10-29 22:30:01 +03:00
|
|
|
static void x86_cpu_synchronize_from_tb(CPUState *cs,
|
|
|
|
const TranslationBlock *tb)
|
2020-12-12 18:55:14 +03:00
|
|
|
{
|
|
|
|
X86CPU *cpu = X86_CPU(cs);
|
|
|
|
|
|
|
|
cpu->env.eip = tb->pc - tb->cs_base;
|
|
|
|
}
|
|
|
|
|
2021-02-04 19:39:23 +03:00
|
|
|
#include "hw/core/tcg-cpu-ops.h"
|
|
|
|
|
|
|
|
static struct TCGCPUOps x86_tcg_ops = {
|
|
|
|
.initialize = tcg_x86_init,
|
|
|
|
.synchronize_from_tb = x86_cpu_synchronize_from_tb,
|
|
|
|
.cpu_exec_enter = x86_cpu_exec_enter,
|
|
|
|
.cpu_exec_exit = x86_cpu_exec_exit,
|
|
|
|
.cpu_exec_interrupt = x86_cpu_exec_interrupt,
|
|
|
|
.do_interrupt = x86_cpu_do_interrupt,
|
|
|
|
.tlb_fill = x86_cpu_tlb_fill,
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
.debug_excp_handler = breakpoint_handler,
|
|
|
|
#endif /* !CONFIG_USER_ONLY */
|
|
|
|
};
|
|
|
|
|
2021-03-22 16:27:40 +03:00
|
|
|
static void tcg_cpu_class_init(CPUClass *cc)
|
2020-12-12 18:55:14 +03:00
|
|
|
{
|
2021-02-04 19:39:23 +03:00
|
|
|
cc->tcg_ops = &x86_tcg_ops;
|
2020-12-12 18:55:14 +03:00
|
|
|
}
|
2021-03-22 16:27:40 +03:00
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
|
|
|
|
static void x86_cpu_machine_done(Notifier *n, void *unused)
|
|
|
|
{
|
|
|
|
X86CPU *cpu = container_of(n, X86CPU, machine_done);
|
|
|
|
MemoryRegion *smram =
|
|
|
|
(MemoryRegion *) object_resolve_path("/machine/smram", NULL);
|
|
|
|
|
|
|
|
if (smram) {
|
|
|
|
cpu->smram = g_new(MemoryRegion, 1);
|
|
|
|
memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
|
|
|
|
smram, 0, 4 * GiB);
|
|
|
|
memory_region_set_enabled(cpu->smram, true);
|
|
|
|
memory_region_add_subregion_overlap(cpu->cpu_as_root, 0,
|
|
|
|
cpu->smram, 1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-03-22 16:27:44 +03:00
|
|
|
static bool tcg_cpu_realizefn(CPUState *cs, Error **errp)
|
2021-03-22 16:27:40 +03:00
|
|
|
{
|
|
|
|
X86CPU *cpu = X86_CPU(cs);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The realize order is important, since x86_cpu_realize() checks if
|
|
|
|
* nothing else has been set by the user (or by accelerators) in
|
|
|
|
* cpu->ucode_rev and cpu->phys_bits, and the memory regions
|
|
|
|
* initialized here are needed for the vcpu initialization.
|
|
|
|
*
|
|
|
|
* realize order:
|
|
|
|
* tcg_cpu -> host_cpu -> x86_cpu
|
|
|
|
*/
|
|
|
|
cpu->cpu_as_mem = g_new(MemoryRegion, 1);
|
|
|
|
cpu->cpu_as_root = g_new(MemoryRegion, 1);
|
|
|
|
|
|
|
|
/* Outer container... */
|
|
|
|
memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
|
|
|
|
memory_region_set_enabled(cpu->cpu_as_root, true);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ... with two regions inside: normal system memory with low
|
|
|
|
* priority, and...
|
|
|
|
*/
|
|
|
|
memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
|
|
|
|
get_system_memory(), 0, ~0ull);
|
|
|
|
memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
|
|
|
|
memory_region_set_enabled(cpu->cpu_as_mem, true);
|
|
|
|
|
|
|
|
cs->num_ases = 2;
|
|
|
|
cpu_address_space_init(cs, 0, "cpu-memory", cs->memory);
|
|
|
|
cpu_address_space_init(cs, 1, "cpu-smm", cpu->cpu_as_root);
|
|
|
|
|
|
|
|
/* ... SMRAM with higher priority, linked from /machine/smram. */
|
|
|
|
cpu->machine_done.notify = x86_cpu_machine_done;
|
|
|
|
qemu_add_machine_init_done_notifier(&cpu->machine_done);
|
2021-03-22 16:27:44 +03:00
|
|
|
return true;
|
2021-03-22 16:27:40 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
#else /* CONFIG_USER_ONLY */
|
|
|
|
|
2021-03-22 16:27:44 +03:00
|
|
|
static bool tcg_cpu_realizefn(CPUState *cs, Error **errp)
|
2021-03-22 16:27:40 +03:00
|
|
|
{
|
2021-03-22 16:27:44 +03:00
|
|
|
return true;
|
2021-03-22 16:27:40 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* !CONFIG_USER_ONLY */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* TCG-specific defaults that override all CPU models when using TCG
|
|
|
|
*/
|
|
|
|
static PropValue tcg_default_props[] = {
|
|
|
|
{ "vme", "off" },
|
|
|
|
{ NULL, NULL },
|
|
|
|
};
|
|
|
|
|
|
|
|
static void tcg_cpu_instance_init(CPUState *cs)
|
|
|
|
{
|
|
|
|
X86CPU *cpu = X86_CPU(cs);
|
|
|
|
/* Special cases not set in the X86CPUDefinition structs: */
|
|
|
|
x86_cpu_apply_props(cpu, tcg_default_props);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void tcg_cpu_accel_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
AccelCPUClass *acc = ACCEL_CPU_CLASS(oc);
|
|
|
|
|
|
|
|
acc->cpu_realizefn = tcg_cpu_realizefn;
|
|
|
|
acc->cpu_class_init = tcg_cpu_class_init;
|
|
|
|
acc->cpu_instance_init = tcg_cpu_instance_init;
|
|
|
|
}
|
|
|
|
static const TypeInfo tcg_cpu_accel_type_info = {
|
|
|
|
.name = ACCEL_CPU_NAME("tcg"),
|
|
|
|
|
|
|
|
.parent = TYPE_ACCEL_CPU,
|
|
|
|
.class_init = tcg_cpu_accel_class_init,
|
|
|
|
.abstract = true,
|
|
|
|
};
|
|
|
|
static void tcg_cpu_accel_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&tcg_cpu_accel_type_info);
|
|
|
|
}
|
|
|
|
type_init(tcg_cpu_accel_register_types);
|