2018-04-11 21:56:33 +03:00
|
|
|
/*
|
|
|
|
* qemu user cpu loop
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2008 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "qemu.h"
|
2021-09-08 18:44:03 +03:00
|
|
|
#include "user-internals.h"
|
2018-04-11 21:56:33 +03:00
|
|
|
#include "cpu_loop-common.h"
|
2021-09-08 18:43:59 +03:00
|
|
|
#include "signal-common.h"
|
2018-04-11 21:56:33 +03:00
|
|
|
|
2018-04-11 21:56:50 +03:00
|
|
|
static abi_ulong hppa_lws(CPUHPPAState *env)
|
|
|
|
{
|
2021-02-12 21:48:43 +03:00
|
|
|
CPUState *cs = env_cpu(env);
|
2018-04-11 21:56:50 +03:00
|
|
|
uint32_t which = env->gr[20];
|
|
|
|
abi_ulong addr = env->gr[26];
|
|
|
|
abi_ulong old = env->gr[25];
|
|
|
|
abi_ulong new = env->gr[24];
|
|
|
|
abi_ulong size, ret;
|
|
|
|
|
|
|
|
switch (which) {
|
|
|
|
default:
|
|
|
|
return -TARGET_ENOSYS;
|
|
|
|
|
|
|
|
case 0: /* elf32 atomic 32bit cmpxchg */
|
2021-02-12 21:48:47 +03:00
|
|
|
if ((addr & 3) || !access_ok(cs, VERIFY_WRITE, addr, 4)) {
|
2018-04-11 21:56:50 +03:00
|
|
|
return -TARGET_EFAULT;
|
|
|
|
}
|
|
|
|
old = tswap32(old);
|
|
|
|
new = tswap32(new);
|
2021-02-12 21:48:43 +03:00
|
|
|
ret = qatomic_cmpxchg((uint32_t *)g2h(cs, addr), old, new);
|
2018-04-11 21:56:50 +03:00
|
|
|
ret = tswap32(ret);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 2: /* elf32 atomic "new" cmpxchg */
|
|
|
|
size = env->gr[23];
|
|
|
|
if (size >= 4) {
|
|
|
|
return -TARGET_ENOSYS;
|
|
|
|
}
|
|
|
|
if (((addr | old | new) & ((1 << size) - 1))
|
2021-02-12 21:48:47 +03:00
|
|
|
|| !access_ok(cs, VERIFY_WRITE, addr, 1 << size)
|
|
|
|
|| !access_ok(cs, VERIFY_READ, old, 1 << size)
|
|
|
|
|| !access_ok(cs, VERIFY_READ, new, 1 << size)) {
|
2018-04-11 21:56:50 +03:00
|
|
|
return -TARGET_EFAULT;
|
|
|
|
}
|
|
|
|
/* Note that below we use host-endian loads so that the cmpxchg
|
|
|
|
can be host-endian as well. */
|
|
|
|
switch (size) {
|
|
|
|
case 0:
|
2021-02-12 21:48:43 +03:00
|
|
|
old = *(uint8_t *)g2h(cs, old);
|
|
|
|
new = *(uint8_t *)g2h(cs, new);
|
|
|
|
ret = qatomic_cmpxchg((uint8_t *)g2h(cs, addr), old, new);
|
2018-04-11 21:56:50 +03:00
|
|
|
ret = ret != old;
|
|
|
|
break;
|
|
|
|
case 1:
|
2021-02-12 21:48:43 +03:00
|
|
|
old = *(uint16_t *)g2h(cs, old);
|
|
|
|
new = *(uint16_t *)g2h(cs, new);
|
|
|
|
ret = qatomic_cmpxchg((uint16_t *)g2h(cs, addr), old, new);
|
2018-04-11 21:56:50 +03:00
|
|
|
ret = ret != old;
|
|
|
|
break;
|
|
|
|
case 2:
|
2021-02-12 21:48:43 +03:00
|
|
|
old = *(uint32_t *)g2h(cs, old);
|
|
|
|
new = *(uint32_t *)g2h(cs, new);
|
|
|
|
ret = qatomic_cmpxchg((uint32_t *)g2h(cs, addr), old, new);
|
2018-04-11 21:56:50 +03:00
|
|
|
ret = ret != old;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
{
|
|
|
|
uint64_t o64, n64, r64;
|
2021-02-12 21:48:43 +03:00
|
|
|
o64 = *(uint64_t *)g2h(cs, old);
|
|
|
|
n64 = *(uint64_t *)g2h(cs, new);
|
2018-04-11 21:56:50 +03:00
|
|
|
#ifdef CONFIG_ATOMIC64
|
2021-07-16 18:17:18 +03:00
|
|
|
r64 = qatomic_cmpxchg__nocheck((aligned_uint64_t *)g2h(cs, addr),
|
2020-09-23 13:56:46 +03:00
|
|
|
o64, n64);
|
2018-04-11 21:56:50 +03:00
|
|
|
ret = r64 != o64;
|
|
|
|
#else
|
|
|
|
start_exclusive();
|
2021-02-12 21:48:43 +03:00
|
|
|
r64 = *(uint64_t *)g2h(cs, addr);
|
2018-04-11 21:56:50 +03:00
|
|
|
ret = 1;
|
|
|
|
if (r64 == o64) {
|
2021-02-12 21:48:43 +03:00
|
|
|
*(uint64_t *)g2h(cs, addr) = n64;
|
2018-04-11 21:56:50 +03:00
|
|
|
ret = 0;
|
|
|
|
}
|
|
|
|
end_exclusive();
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
break;
|
2024-09-24 14:43:56 +03:00
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2018-04-11 21:56:50 +03:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
env->gr[28] = ret;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_loop(CPUHPPAState *env)
|
|
|
|
{
|
2019-03-23 03:51:33 +03:00
|
|
|
CPUState *cs = env_cpu(env);
|
2018-04-11 21:56:50 +03:00
|
|
|
abi_ulong ret;
|
|
|
|
int trapnr;
|
|
|
|
|
|
|
|
while (1) {
|
|
|
|
cpu_exec_start(cs);
|
|
|
|
trapnr = cpu_exec(cs);
|
|
|
|
cpu_exec_end(cs);
|
|
|
|
process_queued_cpu_work(cs);
|
|
|
|
|
|
|
|
switch (trapnr) {
|
|
|
|
case EXCP_SYSCALL:
|
|
|
|
ret = do_syscall(env, env->gr[20],
|
|
|
|
env->gr[26], env->gr[25],
|
|
|
|
env->gr[24], env->gr[23],
|
|
|
|
env->gr[22], env->gr[21], 0, 0);
|
|
|
|
switch (ret) {
|
|
|
|
default:
|
|
|
|
env->gr[28] = ret;
|
|
|
|
/* We arrived here by faking the gateway page. Return. */
|
2024-03-27 23:54:06 +03:00
|
|
|
env->iaoq_f = env->gr[31] | PRIV_USER;
|
|
|
|
env->iaoq_b = env->iaoq_f + 4;
|
2018-04-11 21:56:50 +03:00
|
|
|
break;
|
2021-11-22 21:47:33 +03:00
|
|
|
case -QEMU_ERESTARTSYS:
|
2021-11-17 16:14:52 +03:00
|
|
|
case -QEMU_ESIGRETURN:
|
2018-04-11 21:56:50 +03:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case EXCP_SYSCALL_LWS:
|
|
|
|
env->gr[21] = hppa_lws(env);
|
|
|
|
/* We arrived here by faking the gateway page. Return. */
|
2024-03-27 23:54:06 +03:00
|
|
|
env->iaoq_f = env->gr[31] | PRIV_USER;
|
|
|
|
env->iaoq_b = env->iaoq_f + 4;
|
2018-04-11 21:56:50 +03:00
|
|
|
break;
|
2022-07-18 19:40:43 +03:00
|
|
|
case EXCP_IMP:
|
|
|
|
force_sig_fault(TARGET_SIGSEGV, TARGET_SEGV_MAPERR, env->iaoq_f);
|
|
|
|
break;
|
2018-04-11 21:56:50 +03:00
|
|
|
case EXCP_ILL:
|
2022-10-27 09:58:37 +03:00
|
|
|
force_sig_fault(TARGET_SIGILL, TARGET_ILL_ILLOPC, env->iaoq_f);
|
2022-01-08 00:32:25 +03:00
|
|
|
break;
|
2018-04-11 21:56:50 +03:00
|
|
|
case EXCP_PRIV_OPR:
|
2022-10-27 09:58:37 +03:00
|
|
|
/* check for glibc ABORT_INSTRUCTION "iitlbp %r0,(%sr0, %r0)" */
|
|
|
|
if (env->cr[CR_IIR] == 0x04000000) {
|
2024-03-27 23:54:06 +03:00
|
|
|
force_sig_fault(TARGET_SIGILL, TARGET_ILL_ILLOPC, env->iaoq_f);
|
2022-10-27 09:58:37 +03:00
|
|
|
} else {
|
2024-03-27 23:54:06 +03:00
|
|
|
force_sig_fault(TARGET_SIGILL, TARGET_ILL_PRVOPC, env->iaoq_f);
|
2022-10-27 09:58:37 +03:00
|
|
|
}
|
2022-01-08 00:32:25 +03:00
|
|
|
break;
|
2018-04-11 21:56:50 +03:00
|
|
|
case EXCP_PRIV_REG:
|
2022-01-08 00:32:25 +03:00
|
|
|
force_sig_fault(TARGET_SIGILL, TARGET_ILL_PRVREG, env->iaoq_f);
|
2018-04-11 21:56:50 +03:00
|
|
|
break;
|
|
|
|
case EXCP_OVERFLOW:
|
2022-01-08 00:32:25 +03:00
|
|
|
force_sig_fault(TARGET_SIGFPE, TARGET_FPE_INTOVF, env->iaoq_f);
|
|
|
|
break;
|
2018-04-11 21:56:50 +03:00
|
|
|
case EXCP_COND:
|
2022-01-08 00:32:27 +03:00
|
|
|
force_sig_fault(TARGET_SIGFPE, TARGET_FPE_CONDTRAP, env->iaoq_f);
|
|
|
|
break;
|
2018-04-11 21:56:50 +03:00
|
|
|
case EXCP_ASSIST:
|
2022-01-08 00:32:24 +03:00
|
|
|
force_sig_fault(TARGET_SIGFPE, 0, env->iaoq_f);
|
2018-04-11 21:56:50 +03:00
|
|
|
break;
|
2022-10-27 09:58:37 +03:00
|
|
|
case EXCP_BREAK:
|
2024-03-27 23:54:06 +03:00
|
|
|
force_sig_fault(TARGET_SIGTRAP, TARGET_TRAP_BRKPT, env->iaoq_f);
|
2022-10-27 09:58:37 +03:00
|
|
|
break;
|
2018-04-11 21:56:50 +03:00
|
|
|
case EXCP_DEBUG:
|
2022-01-08 00:32:24 +03:00
|
|
|
force_sig_fault(TARGET_SIGTRAP, TARGET_TRAP_BRKPT, env->iaoq_f);
|
2018-04-11 21:56:50 +03:00
|
|
|
break;
|
|
|
|
case EXCP_INTERRUPT:
|
|
|
|
/* just indicate that signals should be handled asap */
|
|
|
|
break;
|
|
|
|
default:
|
2022-09-18 22:45:48 +03:00
|
|
|
EXCP_DUMP(env, "qemu: unhandled CPU exception 0x%x - aborting\n", trapnr);
|
|
|
|
abort();
|
2018-04-11 21:56:50 +03:00
|
|
|
}
|
|
|
|
process_pending_signals(env);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-04-11 21:56:33 +03:00
|
|
|
void target_cpu_copy_regs(CPUArchState *env, struct target_pt_regs *regs)
|
|
|
|
{
|
2018-04-11 21:56:50 +03:00
|
|
|
int i;
|
|
|
|
for (i = 1; i < 32; i++) {
|
|
|
|
env->gr[i] = regs->gr[i];
|
|
|
|
}
|
|
|
|
env->iaoq_f = regs->iaoq[0];
|
|
|
|
env->iaoq_b = regs->iaoq[1];
|
2018-04-11 21:56:33 +03:00
|
|
|
}
|