2012-07-20 11:50:49 +04:00
|
|
|
/*
|
|
|
|
* OpenRISC system instructions helper routines
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
|
|
|
|
* Zhizhou Zhang <etouzh@gmail.com>
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2019-01-23 17:08:54 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2012-07-20 11:50:49 +04:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 21:17:22 +03:00
|
|
|
#include "qemu/osdep.h"
|
2012-07-20 11:50:49 +04:00
|
|
|
#include "cpu.h"
|
2016-03-15 15:18:37 +03:00
|
|
|
#include "exec/exec-all.h"
|
2014-04-08 09:31:41 +04:00
|
|
|
#include "exec/helper-proto.h"
|
2017-04-24 00:07:42 +03:00
|
|
|
#include "exception.h"
|
2019-05-18 23:54:21 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
#include "hw/boards.h"
|
|
|
|
#endif
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
#define TO_SPR(group, number) (((group) << 11) + (number))
|
|
|
|
|
2023-02-12 12:08:13 +03:00
|
|
|
static inline bool is_user(CPUOpenRISCState *env)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
return true;
|
|
|
|
#else
|
|
|
|
return (env->sr & SR_SM) == 0;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2018-05-23 17:13:26 +03:00
|
|
|
void HELPER(mtspr)(CPUOpenRISCState *env, target_ulong spr, target_ulong rb)
|
2012-07-20 11:50:49 +04:00
|
|
|
{
|
2019-03-23 04:48:56 +03:00
|
|
|
OpenRISCCPU *cpu = env_archcpu(env);
|
2023-02-12 12:08:13 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2019-03-23 04:48:56 +03:00
|
|
|
CPUState *cs = env_cpu(env);
|
2018-05-23 05:45:51 +03:00
|
|
|
target_ulong mr;
|
2016-04-05 21:41:48 +03:00
|
|
|
int idx;
|
2019-08-27 01:10:10 +03:00
|
|
|
#endif
|
2012-07-20 11:50:49 +04:00
|
|
|
|
2023-02-12 12:08:13 +03:00
|
|
|
/* Handle user accessible SPRs first. */
|
2012-07-20 11:50:49 +04:00
|
|
|
switch (spr) {
|
2023-02-12 12:08:13 +03:00
|
|
|
case TO_SPR(0, 20): /* FPCSR */
|
|
|
|
cpu_set_fpcsr(env, rb);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (is_user(env)) {
|
|
|
|
raise_exception(cpu, EXCP_ILLEGAL);
|
|
|
|
}
|
|
|
|
|
2019-08-27 01:10:10 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2023-02-12 12:08:13 +03:00
|
|
|
switch (spr) {
|
2017-04-18 09:15:50 +03:00
|
|
|
case TO_SPR(0, 11): /* EVBAR */
|
|
|
|
env->evbar = rb;
|
|
|
|
break;
|
|
|
|
|
2012-07-20 11:50:49 +04:00
|
|
|
case TO_SPR(0, 16): /* NPC */
|
2022-10-24 16:09:57 +03:00
|
|
|
cpu_restore_state(cs, GETPC());
|
2016-04-05 21:41:48 +03:00
|
|
|
/* ??? Mirror or1ksim in not trashing delayed branch state
|
|
|
|
when "jumping" to the current instruction. */
|
|
|
|
if (env->pc != rb) {
|
|
|
|
env->pc = rb;
|
2016-04-06 04:00:33 +03:00
|
|
|
env->dflag = 0;
|
2016-04-05 21:41:48 +03:00
|
|
|
}
|
2022-10-24 15:54:15 +03:00
|
|
|
cpu_loop_exit(cs);
|
2012-07-20 11:50:49 +04:00
|
|
|
break;
|
|
|
|
|
|
|
|
case TO_SPR(0, 17): /* SR */
|
2015-02-18 22:45:54 +03:00
|
|
|
cpu_set_sr(env, rb);
|
2012-07-20 11:50:49 +04:00
|
|
|
break;
|
|
|
|
|
|
|
|
case TO_SPR(0, 32): /* EPCR */
|
|
|
|
env->epcr = rb;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case TO_SPR(0, 48): /* EEAR */
|
|
|
|
env->eear = rb;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case TO_SPR(0, 64): /* ESR */
|
|
|
|
env->esr = rb;
|
|
|
|
break;
|
2017-04-06 00:44:56 +03:00
|
|
|
|
|
|
|
case TO_SPR(0, 1024) ... TO_SPR(0, 1024 + (16 * 32)): /* Shadow GPRs */
|
|
|
|
idx = (spr - 1024);
|
|
|
|
env->shadow_gpr[idx / 32][idx % 32] = rb;
|
2018-06-27 18:40:23 +03:00
|
|
|
break;
|
2017-04-06 00:44:56 +03:00
|
|
|
|
2018-05-23 06:18:20 +03:00
|
|
|
case TO_SPR(1, 512) ... TO_SPR(1, 512 + TLB_SIZE - 1): /* DTLBW0MR 0-127 */
|
2012-07-20 11:50:49 +04:00
|
|
|
idx = spr - TO_SPR(1, 512);
|
2018-05-23 05:45:51 +03:00
|
|
|
mr = env->tlb.dtlb[idx].mr;
|
|
|
|
if (mr & 1) {
|
|
|
|
tlb_flush_page(cs, mr & TARGET_PAGE_MASK);
|
|
|
|
}
|
|
|
|
if (rb & 1) {
|
|
|
|
tlb_flush_page(cs, rb & TARGET_PAGE_MASK);
|
2012-07-20 11:50:49 +04:00
|
|
|
}
|
2018-05-23 05:36:27 +03:00
|
|
|
env->tlb.dtlb[idx].mr = rb;
|
2012-07-20 11:50:49 +04:00
|
|
|
break;
|
2018-05-23 06:18:20 +03:00
|
|
|
case TO_SPR(1, 640) ... TO_SPR(1, 640 + TLB_SIZE - 1): /* DTLBW0TR 0-127 */
|
2012-07-20 11:50:49 +04:00
|
|
|
idx = spr - TO_SPR(1, 640);
|
2018-05-23 05:36:27 +03:00
|
|
|
env->tlb.dtlb[idx].tr = rb;
|
2012-07-20 11:50:49 +04:00
|
|
|
break;
|
|
|
|
case TO_SPR(1, 768) ... TO_SPR(1, 895): /* DTLBW1MR 0-127 */
|
|
|
|
case TO_SPR(1, 896) ... TO_SPR(1, 1023): /* DTLBW1TR 0-127 */
|
|
|
|
case TO_SPR(1, 1024) ... TO_SPR(1, 1151): /* DTLBW2MR 0-127 */
|
|
|
|
case TO_SPR(1, 1152) ... TO_SPR(1, 1279): /* DTLBW2TR 0-127 */
|
|
|
|
case TO_SPR(1, 1280) ... TO_SPR(1, 1407): /* DTLBW3MR 0-127 */
|
|
|
|
case TO_SPR(1, 1408) ... TO_SPR(1, 1535): /* DTLBW3TR 0-127 */
|
|
|
|
break;
|
2018-05-23 05:45:51 +03:00
|
|
|
|
2018-05-23 06:18:20 +03:00
|
|
|
case TO_SPR(2, 512) ... TO_SPR(2, 512 + TLB_SIZE - 1): /* ITLBW0MR 0-127 */
|
2012-07-20 11:50:49 +04:00
|
|
|
idx = spr - TO_SPR(2, 512);
|
2018-05-23 05:45:51 +03:00
|
|
|
mr = env->tlb.itlb[idx].mr;
|
|
|
|
if (mr & 1) {
|
|
|
|
tlb_flush_page(cs, mr & TARGET_PAGE_MASK);
|
|
|
|
}
|
|
|
|
if (rb & 1) {
|
|
|
|
tlb_flush_page(cs, rb & TARGET_PAGE_MASK);
|
2012-07-20 11:50:49 +04:00
|
|
|
}
|
2018-05-23 05:36:27 +03:00
|
|
|
env->tlb.itlb[idx].mr = rb;
|
2012-07-20 11:50:49 +04:00
|
|
|
break;
|
2018-05-23 06:18:20 +03:00
|
|
|
case TO_SPR(2, 640) ... TO_SPR(2, 640 + TLB_SIZE - 1): /* ITLBW0TR 0-127 */
|
2012-07-20 11:50:49 +04:00
|
|
|
idx = spr - TO_SPR(2, 640);
|
2018-05-23 05:36:27 +03:00
|
|
|
env->tlb.itlb[idx].tr = rb;
|
2012-07-20 11:50:49 +04:00
|
|
|
break;
|
|
|
|
case TO_SPR(2, 768) ... TO_SPR(2, 895): /* ITLBW1MR 0-127 */
|
|
|
|
case TO_SPR(2, 896) ... TO_SPR(2, 1023): /* ITLBW1TR 0-127 */
|
|
|
|
case TO_SPR(2, 1024) ... TO_SPR(2, 1151): /* ITLBW2MR 0-127 */
|
|
|
|
case TO_SPR(2, 1152) ... TO_SPR(2, 1279): /* ITLBW2TR 0-127 */
|
|
|
|
case TO_SPR(2, 1280) ... TO_SPR(2, 1407): /* ITLBW3MR 0-127 */
|
|
|
|
case TO_SPR(2, 1408) ... TO_SPR(2, 1535): /* ITLBW3TR 0-127 */
|
|
|
|
break;
|
2018-05-23 05:45:51 +03:00
|
|
|
|
2015-02-19 02:05:05 +03:00
|
|
|
case TO_SPR(5, 1): /* MACLO */
|
|
|
|
env->mac = deposit64(env->mac, 0, 32, rb);
|
|
|
|
break;
|
|
|
|
case TO_SPR(5, 2): /* MACHI */
|
|
|
|
env->mac = deposit64(env->mac, 32, 32, rb);
|
|
|
|
break;
|
2017-04-24 00:07:42 +03:00
|
|
|
case TO_SPR(8, 0): /* PMR */
|
|
|
|
env->pmr = rb;
|
|
|
|
if (env->pmr & PMR_DME || env->pmr & PMR_SME) {
|
2022-10-24 16:09:57 +03:00
|
|
|
cpu_restore_state(cs, GETPC());
|
2017-04-24 00:07:42 +03:00
|
|
|
env->pc += 4;
|
|
|
|
cs->halted = 1;
|
|
|
|
raise_exception(cpu, EXCP_HALTED);
|
|
|
|
}
|
|
|
|
break;
|
2012-07-20 11:50:49 +04:00
|
|
|
case TO_SPR(9, 0): /* PICMR */
|
2018-07-01 11:02:54 +03:00
|
|
|
env->picmr = rb;
|
2022-06-23 23:44:56 +03:00
|
|
|
qemu_mutex_lock_iothread();
|
|
|
|
if (env->picsr & env->picmr) {
|
|
|
|
cpu_interrupt(cs, CPU_INTERRUPT_HARD);
|
|
|
|
} else {
|
|
|
|
cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
|
|
|
|
}
|
|
|
|
qemu_mutex_unlock_iothread();
|
2012-07-20 11:50:49 +04:00
|
|
|
break;
|
|
|
|
case TO_SPR(9, 2): /* PICSR */
|
|
|
|
env->picsr &= ~rb;
|
|
|
|
break;
|
|
|
|
case TO_SPR(10, 0): /* TTMR */
|
|
|
|
{
|
2022-06-15 02:43:56 +03:00
|
|
|
qemu_mutex_lock_iothread();
|
2013-10-22 04:12:41 +04:00
|
|
|
if ((env->ttmr & TTMR_M) ^ (rb & TTMR_M)) {
|
|
|
|
switch (rb & TTMR_M) {
|
|
|
|
case TIMER_NONE:
|
|
|
|
cpu_openrisc_count_stop(cpu);
|
|
|
|
break;
|
|
|
|
case TIMER_INTR:
|
|
|
|
case TIMER_SHOT:
|
|
|
|
case TIMER_CONT:
|
|
|
|
cpu_openrisc_count_start(cpu);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-07-20 11:50:49 +04:00
|
|
|
int ip = env->ttmr & TTMR_IP;
|
|
|
|
|
|
|
|
if (rb & TTMR_IP) { /* Keep IP bit. */
|
2013-10-22 04:12:41 +04:00
|
|
|
env->ttmr = (rb & ~TTMR_IP) | ip;
|
2012-07-20 11:50:49 +04:00
|
|
|
} else { /* Clear IP bit. */
|
|
|
|
env->ttmr = rb & ~TTMR_IP;
|
2013-01-17 21:51:17 +04:00
|
|
|
cs->interrupt_request &= ~CPU_INTERRUPT_TIMER;
|
2012-07-20 11:50:49 +04:00
|
|
|
}
|
2013-10-22 04:12:41 +04:00
|
|
|
cpu_openrisc_timer_update(cpu);
|
2022-06-15 02:43:56 +03:00
|
|
|
qemu_mutex_unlock_iothread();
|
2012-07-20 11:50:49 +04:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case TO_SPR(10, 1): /* TTCR */
|
2022-06-15 02:43:56 +03:00
|
|
|
qemu_mutex_lock_iothread();
|
2017-08-22 00:37:10 +03:00
|
|
|
cpu_openrisc_count_set(cpu, rb);
|
2013-10-22 04:12:41 +04:00
|
|
|
cpu_openrisc_timer_update(cpu);
|
2022-06-15 02:43:56 +03:00
|
|
|
qemu_mutex_unlock_iothread();
|
2012-07-20 11:50:49 +04:00
|
|
|
break;
|
|
|
|
}
|
2023-02-12 12:08:13 +03:00
|
|
|
#endif
|
2012-07-20 11:50:49 +04:00
|
|
|
}
|
|
|
|
|
2018-05-23 17:13:26 +03:00
|
|
|
target_ulong HELPER(mfspr)(CPUOpenRISCState *env, target_ulong rd,
|
|
|
|
target_ulong spr)
|
2012-07-20 11:50:49 +04:00
|
|
|
{
|
2023-02-12 12:08:13 +03:00
|
|
|
OpenRISCCPU *cpu = env_archcpu(env);
|
2012-07-20 11:50:49 +04:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2022-10-24 15:55:26 +03:00
|
|
|
uint64_t data[TARGET_INSN_START_WORDS];
|
2019-05-18 23:54:21 +03:00
|
|
|
MachineState *ms = MACHINE(qdev_get_machine());
|
2019-03-23 04:48:56 +03:00
|
|
|
CPUState *cs = env_cpu(env);
|
2012-07-20 11:50:49 +04:00
|
|
|
int idx;
|
2019-08-27 01:10:10 +03:00
|
|
|
#endif
|
2012-07-20 11:50:49 +04:00
|
|
|
|
2023-02-12 12:08:13 +03:00
|
|
|
/* Handle user accessible SPRs first. */
|
2012-07-20 11:50:49 +04:00
|
|
|
switch (spr) {
|
2023-02-12 12:08:13 +03:00
|
|
|
case TO_SPR(0, 20): /* FPCSR */
|
|
|
|
return env->fpcsr;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (is_user(env)) {
|
|
|
|
raise_exception(cpu, EXCP_ILLEGAL);
|
|
|
|
}
|
|
|
|
|
2019-08-27 01:10:10 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2023-02-12 12:08:13 +03:00
|
|
|
switch (spr) {
|
2012-07-20 11:50:49 +04:00
|
|
|
case TO_SPR(0, 0): /* VR */
|
2019-08-26 00:28:37 +03:00
|
|
|
return env->vr;
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
case TO_SPR(0, 1): /* UPR */
|
2019-08-26 01:02:54 +03:00
|
|
|
return env->upr;
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
case TO_SPR(0, 2): /* CPUCFGR */
|
|
|
|
return env->cpucfgr;
|
|
|
|
|
|
|
|
case TO_SPR(0, 3): /* DMMUCFGR */
|
2019-08-26 01:02:54 +03:00
|
|
|
return env->dmmucfgr;
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
case TO_SPR(0, 4): /* IMMUCFGR */
|
|
|
|
return env->immucfgr;
|
|
|
|
|
2019-08-26 01:23:42 +03:00
|
|
|
case TO_SPR(0, 9): /* VR2 */
|
|
|
|
return env->vr2;
|
|
|
|
|
|
|
|
case TO_SPR(0, 10): /* AVR */
|
|
|
|
return env->avr;
|
|
|
|
|
2017-04-18 09:15:50 +03:00
|
|
|
case TO_SPR(0, 11): /* EVBAR */
|
|
|
|
return env->evbar;
|
|
|
|
|
2016-04-05 21:41:48 +03:00
|
|
|
case TO_SPR(0, 16): /* NPC (equals PC) */
|
2022-10-24 15:55:26 +03:00
|
|
|
if (cpu_unwind_state_data(cs, GETPC(), data)) {
|
|
|
|
return data[0];
|
|
|
|
}
|
2016-04-05 21:41:48 +03:00
|
|
|
return env->pc;
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
case TO_SPR(0, 17): /* SR */
|
2015-02-18 22:45:54 +03:00
|
|
|
return cpu_get_sr(env);
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
case TO_SPR(0, 18): /* PPC */
|
2022-10-24 15:55:26 +03:00
|
|
|
if (cpu_unwind_state_data(cs, GETPC(), data)) {
|
|
|
|
if (data[1] & 2) {
|
|
|
|
return data[0] - 4;
|
|
|
|
}
|
|
|
|
}
|
2012-07-20 11:50:49 +04:00
|
|
|
return env->ppc;
|
|
|
|
|
|
|
|
case TO_SPR(0, 32): /* EPCR */
|
|
|
|
return env->epcr;
|
|
|
|
|
|
|
|
case TO_SPR(0, 48): /* EEAR */
|
|
|
|
return env->eear;
|
|
|
|
|
|
|
|
case TO_SPR(0, 64): /* ESR */
|
|
|
|
return env->esr;
|
|
|
|
|
2017-04-15 01:25:32 +03:00
|
|
|
case TO_SPR(0, 128): /* COREID */
|
2017-06-17 19:50:06 +03:00
|
|
|
return cpu->parent_obj.cpu_index;
|
2017-04-15 01:25:32 +03:00
|
|
|
|
|
|
|
case TO_SPR(0, 129): /* NUMCORES */
|
2019-05-18 23:54:21 +03:00
|
|
|
return ms->smp.max_cpus;
|
2017-04-15 01:25:32 +03:00
|
|
|
|
2017-04-06 00:44:56 +03:00
|
|
|
case TO_SPR(0, 1024) ... TO_SPR(0, 1024 + (16 * 32)): /* Shadow GPRs */
|
|
|
|
idx = (spr - 1024);
|
|
|
|
return env->shadow_gpr[idx / 32][idx % 32];
|
|
|
|
|
2018-05-23 06:18:20 +03:00
|
|
|
case TO_SPR(1, 512) ... TO_SPR(1, 512 + TLB_SIZE - 1): /* DTLBW0MR 0-127 */
|
2012-07-20 11:50:49 +04:00
|
|
|
idx = spr - TO_SPR(1, 512);
|
2018-05-23 05:36:27 +03:00
|
|
|
return env->tlb.dtlb[idx].mr;
|
2012-07-20 11:50:49 +04:00
|
|
|
|
2018-05-23 06:18:20 +03:00
|
|
|
case TO_SPR(1, 640) ... TO_SPR(1, 640 + TLB_SIZE - 1): /* DTLBW0TR 0-127 */
|
2012-07-20 11:50:49 +04:00
|
|
|
idx = spr - TO_SPR(1, 640);
|
2018-05-23 05:36:27 +03:00
|
|
|
return env->tlb.dtlb[idx].tr;
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
case TO_SPR(1, 768) ... TO_SPR(1, 895): /* DTLBW1MR 0-127 */
|
|
|
|
case TO_SPR(1, 896) ... TO_SPR(1, 1023): /* DTLBW1TR 0-127 */
|
|
|
|
case TO_SPR(1, 1024) ... TO_SPR(1, 1151): /* DTLBW2MR 0-127 */
|
|
|
|
case TO_SPR(1, 1152) ... TO_SPR(1, 1279): /* DTLBW2TR 0-127 */
|
|
|
|
case TO_SPR(1, 1280) ... TO_SPR(1, 1407): /* DTLBW3MR 0-127 */
|
|
|
|
case TO_SPR(1, 1408) ... TO_SPR(1, 1535): /* DTLBW3TR 0-127 */
|
|
|
|
break;
|
|
|
|
|
2018-05-23 06:18:20 +03:00
|
|
|
case TO_SPR(2, 512) ... TO_SPR(2, 512 + TLB_SIZE - 1): /* ITLBW0MR 0-127 */
|
2012-07-20 11:50:49 +04:00
|
|
|
idx = spr - TO_SPR(2, 512);
|
2018-05-23 05:36:27 +03:00
|
|
|
return env->tlb.itlb[idx].mr;
|
2012-07-20 11:50:49 +04:00
|
|
|
|
2018-05-23 06:18:20 +03:00
|
|
|
case TO_SPR(2, 640) ... TO_SPR(2, 640 + TLB_SIZE - 1): /* ITLBW0TR 0-127 */
|
2012-07-20 11:50:49 +04:00
|
|
|
idx = spr - TO_SPR(2, 640);
|
2018-05-23 05:36:27 +03:00
|
|
|
return env->tlb.itlb[idx].tr;
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
case TO_SPR(2, 768) ... TO_SPR(2, 895): /* ITLBW1MR 0-127 */
|
|
|
|
case TO_SPR(2, 896) ... TO_SPR(2, 1023): /* ITLBW1TR 0-127 */
|
|
|
|
case TO_SPR(2, 1024) ... TO_SPR(2, 1151): /* ITLBW2MR 0-127 */
|
|
|
|
case TO_SPR(2, 1152) ... TO_SPR(2, 1279): /* ITLBW2TR 0-127 */
|
|
|
|
case TO_SPR(2, 1280) ... TO_SPR(2, 1407): /* ITLBW3MR 0-127 */
|
|
|
|
case TO_SPR(2, 1408) ... TO_SPR(2, 1535): /* ITLBW3TR 0-127 */
|
|
|
|
break;
|
|
|
|
|
2015-02-19 02:05:05 +03:00
|
|
|
case TO_SPR(5, 1): /* MACLO */
|
|
|
|
return (uint32_t)env->mac;
|
|
|
|
break;
|
|
|
|
case TO_SPR(5, 2): /* MACHI */
|
|
|
|
return env->mac >> 32;
|
|
|
|
break;
|
|
|
|
|
2017-04-24 00:07:42 +03:00
|
|
|
case TO_SPR(8, 0): /* PMR */
|
|
|
|
return env->pmr;
|
|
|
|
|
2012-07-20 11:50:49 +04:00
|
|
|
case TO_SPR(9, 0): /* PICMR */
|
|
|
|
return env->picmr;
|
|
|
|
|
|
|
|
case TO_SPR(9, 2): /* PICSR */
|
|
|
|
return env->picsr;
|
|
|
|
|
|
|
|
case TO_SPR(10, 0): /* TTMR */
|
|
|
|
return env->ttmr;
|
|
|
|
|
|
|
|
case TO_SPR(10, 1): /* TTCR */
|
2022-06-15 02:43:56 +03:00
|
|
|
qemu_mutex_lock_iothread();
|
2012-07-20 11:50:49 +04:00
|
|
|
cpu_openrisc_count_update(cpu);
|
2022-06-15 02:43:56 +03:00
|
|
|
qemu_mutex_unlock_iothread();
|
2017-08-22 00:37:10 +03:00
|
|
|
return cpu_openrisc_count_get(cpu);
|
2012-07-20 11:50:49 +04:00
|
|
|
}
|
2023-02-12 12:08:13 +03:00
|
|
|
#endif
|
2012-07-20 11:50:49 +04:00
|
|
|
|
|
|
|
/* for rd is passed in, if rd unchanged, just keep it back. */
|
|
|
|
return rd;
|
|
|
|
}
|