2016-03-15 12:59:28 +03:00
|
|
|
/*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2015 Imagination Technologies
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2016-06-29 11:12:57 +03:00
|
|
|
#ifndef MIPS_CMGCR_H
|
|
|
|
#define MIPS_CMGCR_H
|
2016-03-15 12:59:28 +03:00
|
|
|
|
2019-08-12 08:23:31 +03:00
|
|
|
#include "hw/sysbus.h"
|
2020-09-03 23:43:22 +03:00
|
|
|
#include "qom/object.h"
|
2019-08-12 08:23:31 +03:00
|
|
|
|
2016-03-15 12:59:28 +03:00
|
|
|
#define TYPE_MIPS_GCR "mips-gcr"
|
2020-09-16 21:25:19 +03:00
|
|
|
OBJECT_DECLARE_SIMPLE_TYPE(MIPSGCRState, MIPS_GCR)
|
2016-03-15 12:59:28 +03:00
|
|
|
|
|
|
|
#define GCR_BASE_ADDR 0x1fbf8000ULL
|
|
|
|
#define GCR_ADDRSPACE_SZ 0x8000
|
|
|
|
|
|
|
|
/* Offsets to register blocks */
|
|
|
|
#define MIPS_GCB_OFS 0x0000 /* Global Control Block */
|
|
|
|
#define MIPS_CLCB_OFS 0x2000 /* Core Local Control Block */
|
|
|
|
#define MIPS_COCB_OFS 0x4000 /* Core Other Control Block */
|
|
|
|
#define MIPS_GDB_OFS 0x6000 /* Global Debug Block */
|
|
|
|
|
|
|
|
/* Global Control Block Register Map */
|
|
|
|
#define GCR_CONFIG_OFS 0x0000
|
|
|
|
#define GCR_BASE_OFS 0x0008
|
|
|
|
#define GCR_REV_OFS 0x0030
|
2016-03-29 05:35:52 +03:00
|
|
|
#define GCR_GIC_BASE_OFS 0x0080
|
2016-03-15 12:59:31 +03:00
|
|
|
#define GCR_CPC_BASE_OFS 0x0088
|
2016-03-29 05:35:52 +03:00
|
|
|
#define GCR_GIC_STATUS_OFS 0x00D0
|
2016-03-15 12:59:31 +03:00
|
|
|
#define GCR_CPC_STATUS_OFS 0x00F0
|
2016-03-15 12:59:28 +03:00
|
|
|
#define GCR_L2_CONFIG_OFS 0x0130
|
|
|
|
|
|
|
|
/* Core Local and Core Other Block Register Map */
|
|
|
|
#define GCR_CL_CONFIG_OFS 0x0010
|
|
|
|
#define GCR_CL_OTHER_OFS 0x0018
|
2016-06-09 12:46:52 +03:00
|
|
|
#define GCR_CL_RESETBASE_OFS 0x0020
|
2016-03-15 12:59:28 +03:00
|
|
|
|
|
|
|
/* GCR_L2_CONFIG register fields */
|
|
|
|
#define GCR_L2_CONFIG_BYPASS_SHF 20
|
|
|
|
#define GCR_L2_CONFIG_BYPASS_MSK ((0x1ULL) << GCR_L2_CONFIG_BYPASS_SHF)
|
|
|
|
|
2016-09-08 17:51:51 +03:00
|
|
|
/* GCR_BASE register fields */
|
|
|
|
#define GCR_BASE_GCRBASE_MSK 0xffffffff8000ULL
|
|
|
|
|
2016-03-29 05:35:52 +03:00
|
|
|
/* GCR_GIC_BASE register fields */
|
|
|
|
#define GCR_GIC_BASE_GICEN_MSK 1
|
|
|
|
#define GCR_GIC_BASE_GICBASE_MSK 0xFFFFFFFE0000ULL
|
|
|
|
#define GCR_GIC_BASE_MSK (GCR_GIC_BASE_GICEN_MSK | GCR_GIC_BASE_GICBASE_MSK)
|
|
|
|
|
2016-03-15 12:59:31 +03:00
|
|
|
/* GCR_CPC_BASE register fields */
|
|
|
|
#define GCR_CPC_BASE_CPCEN_MSK 1
|
|
|
|
#define GCR_CPC_BASE_CPCBASE_MSK 0xFFFFFFFF8000ULL
|
|
|
|
#define GCR_CPC_BASE_MSK (GCR_CPC_BASE_CPCEN_MSK | GCR_CPC_BASE_CPCBASE_MSK)
|
|
|
|
|
2016-06-09 12:46:52 +03:00
|
|
|
/* GCR_CL_OTHER_OFS register fields */
|
|
|
|
#define GCR_CL_OTHER_VPOTHER_MSK 0x7
|
|
|
|
#define GCR_CL_OTHER_MSK GCR_CL_OTHER_VPOTHER_MSK
|
|
|
|
|
|
|
|
/* GCR_CL_RESETBASE_OFS register fields */
|
|
|
|
#define GCR_CL_RESET_BASE_RESETBASE_MSK 0xFFFFF000U
|
|
|
|
#define GCR_CL_RESET_BASE_MSK GCR_CL_RESET_BASE_RESETBASE_MSK
|
|
|
|
|
|
|
|
typedef struct MIPSGCRVPState MIPSGCRVPState;
|
|
|
|
struct MIPSGCRVPState {
|
|
|
|
uint32_t other;
|
|
|
|
uint64_t reset_base;
|
|
|
|
};
|
|
|
|
|
2016-03-15 12:59:28 +03:00
|
|
|
struct MIPSGCRState {
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
|
|
|
int32_t gcr_rev;
|
|
|
|
int32_t num_vps;
|
|
|
|
hwaddr gcr_base;
|
|
|
|
MemoryRegion iomem;
|
2016-03-15 12:59:31 +03:00
|
|
|
MemoryRegion *cpc_mr;
|
2016-03-29 05:35:52 +03:00
|
|
|
MemoryRegion *gic_mr;
|
2016-03-15 12:59:31 +03:00
|
|
|
|
|
|
|
uint64_t cpc_base;
|
2016-03-29 05:35:52 +03:00
|
|
|
uint64_t gic_base;
|
2016-06-09 12:46:52 +03:00
|
|
|
|
|
|
|
/* VP Local/Other Registers */
|
|
|
|
MIPSGCRVPState *vps;
|
2016-03-15 12:59:28 +03:00
|
|
|
};
|
|
|
|
|
2016-06-29 11:12:57 +03:00
|
|
|
#endif /* MIPS_CMGCR_H */
|