2013-06-12 19:20:22 +04:00
|
|
|
/*
|
|
|
|
* Initial TCG Implementation for aarch64
|
|
|
|
*
|
|
|
|
* Copyright (c) 2013 Huawei Technologies Duesseldorf GmbH
|
|
|
|
* Written by Claudio Fontana
|
|
|
|
*
|
|
|
|
* This work is licensed under the terms of the GNU GPL, version 2 or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* See the COPYING file in the top-level directory for details.
|
|
|
|
*/
|
|
|
|
|
2016-06-29 12:14:47 +03:00
|
|
|
#ifndef AARCH64_TCG_TARGET_H
|
|
|
|
#define AARCH64_TCG_TARGET_H
|
2013-06-12 19:20:22 +04:00
|
|
|
|
2023-05-18 06:50:45 +03:00
|
|
|
#include "host/cpuinfo.h"
|
|
|
|
|
2014-04-28 23:02:31 +04:00
|
|
|
#define TCG_TARGET_INSN_UNIT_SIZE 4
|
2022-12-06 02:26:23 +03:00
|
|
|
#define MAX_CODE_GEN_BUFFER_SIZE ((size_t)-1)
|
2013-06-12 19:20:22 +04:00
|
|
|
|
|
|
|
typedef enum {
|
2013-08-15 23:54:28 +04:00
|
|
|
TCG_REG_X0, TCG_REG_X1, TCG_REG_X2, TCG_REG_X3,
|
|
|
|
TCG_REG_X4, TCG_REG_X5, TCG_REG_X6, TCG_REG_X7,
|
|
|
|
TCG_REG_X8, TCG_REG_X9, TCG_REG_X10, TCG_REG_X11,
|
|
|
|
TCG_REG_X12, TCG_REG_X13, TCG_REG_X14, TCG_REG_X15,
|
|
|
|
TCG_REG_X16, TCG_REG_X17, TCG_REG_X18, TCG_REG_X19,
|
|
|
|
TCG_REG_X20, TCG_REG_X21, TCG_REG_X22, TCG_REG_X23,
|
|
|
|
TCG_REG_X24, TCG_REG_X25, TCG_REG_X26, TCG_REG_X27,
|
|
|
|
TCG_REG_X28, TCG_REG_X29, TCG_REG_X30,
|
|
|
|
|
|
|
|
/* X31 is either the stack pointer or zero, depending on context. */
|
|
|
|
TCG_REG_SP = 31,
|
|
|
|
TCG_REG_XZR = 31,
|
|
|
|
|
2017-09-12 08:09:28 +03:00
|
|
|
TCG_REG_V0 = 32, TCG_REG_V1, TCG_REG_V2, TCG_REG_V3,
|
|
|
|
TCG_REG_V4, TCG_REG_V5, TCG_REG_V6, TCG_REG_V7,
|
|
|
|
TCG_REG_V8, TCG_REG_V9, TCG_REG_V10, TCG_REG_V11,
|
|
|
|
TCG_REG_V12, TCG_REG_V13, TCG_REG_V14, TCG_REG_V15,
|
|
|
|
TCG_REG_V16, TCG_REG_V17, TCG_REG_V18, TCG_REG_V19,
|
|
|
|
TCG_REG_V20, TCG_REG_V21, TCG_REG_V22, TCG_REG_V23,
|
|
|
|
TCG_REG_V24, TCG_REG_V25, TCG_REG_V26, TCG_REG_V27,
|
|
|
|
TCG_REG_V28, TCG_REG_V29, TCG_REG_V30, TCG_REG_V31,
|
|
|
|
|
2013-08-15 23:54:28 +04:00
|
|
|
/* Aliases. */
|
|
|
|
TCG_REG_FP = TCG_REG_X29,
|
|
|
|
TCG_REG_LR = TCG_REG_X30,
|
|
|
|
TCG_AREG0 = TCG_REG_X19,
|
2013-06-12 19:20:22 +04:00
|
|
|
} TCGReg;
|
|
|
|
|
2017-09-12 08:09:28 +03:00
|
|
|
#define TCG_TARGET_NB_REGS 64
|
2013-06-12 19:20:22 +04:00
|
|
|
|
|
|
|
/* used for function call generation */
|
|
|
|
#define TCG_REG_CALL_STACK TCG_REG_SP
|
|
|
|
#define TCG_TARGET_STACK_ALIGN 16
|
|
|
|
#define TCG_TARGET_CALL_STACK_OFFSET 0
|
2022-10-16 13:07:48 +03:00
|
|
|
#define TCG_TARGET_CALL_ARG_I32 TCG_CALL_ARG_NORMAL
|
2022-10-16 05:48:48 +03:00
|
|
|
#define TCG_TARGET_CALL_ARG_I64 TCG_CALL_ARG_NORMAL
|
2022-10-20 00:54:48 +03:00
|
|
|
#define TCG_TARGET_CALL_ARG_I128 TCG_CALL_ARG_EVEN
|
|
|
|
#define TCG_TARGET_CALL_RET_I128 TCG_CALL_RET_NORMAL
|
2013-06-12 19:20:22 +04:00
|
|
|
|
2023-05-18 06:50:45 +03:00
|
|
|
#define have_lse (cpuinfo & CPUINFO_LSE)
|
|
|
|
#define have_lse2 (cpuinfo & CPUINFO_LSE2)
|
2022-11-06 07:31:22 +03:00
|
|
|
|
2013-06-12 19:20:22 +04:00
|
|
|
/* optional instructions */
|
2013-08-15 02:29:18 +04:00
|
|
|
#define TCG_TARGET_HAS_div_i32 1
|
|
|
|
#define TCG_TARGET_HAS_rem_i32 1
|
2013-06-12 19:20:23 +04:00
|
|
|
#define TCG_TARGET_HAS_ext8s_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ext16s_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ext8u_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ext16u_i32 1
|
2013-06-12 19:20:23 +04:00
|
|
|
#define TCG_TARGET_HAS_bswap16_i32 1
|
|
|
|
#define TCG_TARGET_HAS_bswap32_i32 1
|
2013-08-10 07:15:44 +04:00
|
|
|
#define TCG_TARGET_HAS_not_i32 1
|
|
|
|
#define TCG_TARGET_HAS_neg_i32 1
|
2013-06-12 19:20:22 +04:00
|
|
|
#define TCG_TARGET_HAS_rot_i32 1
|
2013-08-10 07:15:44 +04:00
|
|
|
#define TCG_TARGET_HAS_andc_i32 1
|
|
|
|
#define TCG_TARGET_HAS_orc_i32 1
|
|
|
|
#define TCG_TARGET_HAS_eqv_i32 1
|
2013-06-12 19:20:22 +04:00
|
|
|
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
|
#define TCG_TARGET_HAS_nor_i32 0
|
2016-11-16 16:03:28 +03:00
|
|
|
#define TCG_TARGET_HAS_clz_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ctz_i32 1
|
2016-11-21 13:13:39 +03:00
|
|
|
#define TCG_TARGET_HAS_ctpop_i32 0
|
2013-08-15 00:05:07 +04:00
|
|
|
#define TCG_TARGET_HAS_deposit_i32 1
|
2016-10-14 21:20:49 +03:00
|
|
|
#define TCG_TARGET_HAS_extract_i32 1
|
|
|
|
#define TCG_TARGET_HAS_sextract_i32 1
|
2019-02-26 00:25:46 +03:00
|
|
|
#define TCG_TARGET_HAS_extract2_i32 1
|
2013-08-10 07:58:19 +04:00
|
|
|
#define TCG_TARGET_HAS_movcond_i32 1
|
2013-08-15 00:30:07 +04:00
|
|
|
#define TCG_TARGET_HAS_add2_i32 1
|
|
|
|
#define TCG_TARGET_HAS_sub2_i32 1
|
2013-06-12 19:20:22 +04:00
|
|
|
#define TCG_TARGET_HAS_mulu2_i32 0
|
|
|
|
#define TCG_TARGET_HAS_muls2_i32 0
|
2013-08-15 01:35:56 +04:00
|
|
|
#define TCG_TARGET_HAS_muluh_i32 0
|
|
|
|
#define TCG_TARGET_HAS_mulsh_i32 0
|
2015-07-24 17:16:00 +03:00
|
|
|
#define TCG_TARGET_HAS_extrl_i64_i32 0
|
|
|
|
#define TCG_TARGET_HAS_extrh_i64_i32 0
|
2020-12-09 22:58:39 +03:00
|
|
|
#define TCG_TARGET_HAS_qemu_st8_i32 0
|
2013-06-12 19:20:22 +04:00
|
|
|
|
2013-08-15 02:29:18 +04:00
|
|
|
#define TCG_TARGET_HAS_div_i64 1
|
|
|
|
#define TCG_TARGET_HAS_rem_i64 1
|
2013-06-12 19:20:23 +04:00
|
|
|
#define TCG_TARGET_HAS_ext8s_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext16s_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext32s_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext8u_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext16u_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext32u_i64 1
|
2013-06-12 19:20:23 +04:00
|
|
|
#define TCG_TARGET_HAS_bswap16_i64 1
|
|
|
|
#define TCG_TARGET_HAS_bswap32_i64 1
|
|
|
|
#define TCG_TARGET_HAS_bswap64_i64 1
|
2013-08-10 07:15:44 +04:00
|
|
|
#define TCG_TARGET_HAS_not_i64 1
|
|
|
|
#define TCG_TARGET_HAS_neg_i64 1
|
2013-06-12 19:20:22 +04:00
|
|
|
#define TCG_TARGET_HAS_rot_i64 1
|
2013-08-10 07:15:44 +04:00
|
|
|
#define TCG_TARGET_HAS_andc_i64 1
|
|
|
|
#define TCG_TARGET_HAS_orc_i64 1
|
|
|
|
#define TCG_TARGET_HAS_eqv_i64 1
|
2013-06-12 19:20:22 +04:00
|
|
|
#define TCG_TARGET_HAS_nand_i64 0
|
|
|
|
#define TCG_TARGET_HAS_nor_i64 0
|
2016-11-16 16:03:28 +03:00
|
|
|
#define TCG_TARGET_HAS_clz_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ctz_i64 1
|
2016-11-21 13:13:39 +03:00
|
|
|
#define TCG_TARGET_HAS_ctpop_i64 0
|
2013-08-15 00:05:07 +04:00
|
|
|
#define TCG_TARGET_HAS_deposit_i64 1
|
2016-10-14 21:20:49 +03:00
|
|
|
#define TCG_TARGET_HAS_extract_i64 1
|
|
|
|
#define TCG_TARGET_HAS_sextract_i64 1
|
2019-02-26 00:25:46 +03:00
|
|
|
#define TCG_TARGET_HAS_extract2_i64 1
|
2013-08-10 07:58:19 +04:00
|
|
|
#define TCG_TARGET_HAS_movcond_i64 1
|
2013-08-15 00:30:07 +04:00
|
|
|
#define TCG_TARGET_HAS_add2_i64 1
|
|
|
|
#define TCG_TARGET_HAS_sub2_i64 1
|
2013-06-12 19:20:22 +04:00
|
|
|
#define TCG_TARGET_HAS_mulu2_i64 0
|
|
|
|
#define TCG_TARGET_HAS_muls2_i64 0
|
2013-08-15 02:03:27 +04:00
|
|
|
#define TCG_TARGET_HAS_muluh_i64 1
|
|
|
|
#define TCG_TARGET_HAS_mulsh_i64 1
|
2017-08-01 08:02:31 +03:00
|
|
|
|
2023-04-21 20:34:48 +03:00
|
|
|
/*
|
|
|
|
* Without FEAT_LSE2, we must use LDXP+STXP to implement atomic 128-bit load,
|
|
|
|
* which requires writable pages. We must defer to the helper for user-only,
|
|
|
|
* but in system mode all ram is writable for the host.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
#define TCG_TARGET_HAS_qemu_ldst_i128 have_lse2
|
|
|
|
#else
|
|
|
|
#define TCG_TARGET_HAS_qemu_ldst_i128 1
|
|
|
|
#endif
|
2022-11-07 02:42:56 +03:00
|
|
|
|
2017-09-12 08:09:28 +03:00
|
|
|
#define TCG_TARGET_HAS_v64 1
|
|
|
|
#define TCG_TARGET_HAS_v128 1
|
|
|
|
#define TCG_TARGET_HAS_v256 0
|
|
|
|
|
|
|
|
#define TCG_TARGET_HAS_andc_vec 1
|
|
|
|
#define TCG_TARGET_HAS_orc_vec 1
|
2021-12-16 22:17:46 +03:00
|
|
|
#define TCG_TARGET_HAS_nand_vec 0
|
|
|
|
#define TCG_TARGET_HAS_nor_vec 0
|
|
|
|
#define TCG_TARGET_HAS_eqv_vec 0
|
2017-09-12 08:09:28 +03:00
|
|
|
#define TCG_TARGET_HAS_not_vec 1
|
|
|
|
#define TCG_TARGET_HAS_neg_vec 1
|
2019-04-18 04:57:25 +03:00
|
|
|
#define TCG_TARGET_HAS_abs_vec 1
|
2020-04-20 04:01:52 +03:00
|
|
|
#define TCG_TARGET_HAS_roti_vec 0
|
2020-04-20 18:22:44 +03:00
|
|
|
#define TCG_TARGET_HAS_rots_vec 0
|
2020-04-20 05:47:59 +03:00
|
|
|
#define TCG_TARGET_HAS_rotv_vec 0
|
2017-09-12 08:09:28 +03:00
|
|
|
#define TCG_TARGET_HAS_shi_vec 1
|
|
|
|
#define TCG_TARGET_HAS_shs_vec 0
|
2019-04-15 07:31:23 +03:00
|
|
|
#define TCG_TARGET_HAS_shv_vec 1
|
2017-09-12 08:09:28 +03:00
|
|
|
#define TCG_TARGET_HAS_mul_vec 1
|
2018-12-18 10:14:23 +03:00
|
|
|
#define TCG_TARGET_HAS_sat_vec 1
|
2018-12-18 10:27:06 +03:00
|
|
|
#define TCG_TARGET_HAS_minmax_vec 1
|
2019-04-19 23:42:58 +03:00
|
|
|
#define TCG_TARGET_HAS_bitsel_vec 1
|
2019-04-30 23:01:12 +03:00
|
|
|
#define TCG_TARGET_HAS_cmpsel_vec 0
|
2017-09-12 08:09:28 +03:00
|
|
|
|
2017-08-01 08:02:31 +03:00
|
|
|
#define TCG_TARGET_DEFAULT_MO (0)
|
2017-07-30 22:30:41 +03:00
|
|
|
#define TCG_TARGET_NEED_LDST_LABELS
|
2017-07-26 10:29:49 +03:00
|
|
|
#define TCG_TARGET_NEED_POOL_LABELS
|
2017-07-30 22:30:41 +03:00
|
|
|
|
2016-06-29 12:14:47 +03:00
|
|
|
#endif /* AARCH64_TCG_TARGET_H */
|