2018-12-09 22:45:56 +03:00
|
|
|
/*
|
|
|
|
* QEMU PowerPC sPAPR XIVE interrupt controller model
|
|
|
|
*
|
|
|
|
* Copyright (c) 2017-2018, IBM Corporation.
|
|
|
|
*
|
|
|
|
* This code is licensed under the GPL version 2 or later. See the
|
|
|
|
* COPYING file in the top-level directory.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef PPC_SPAPR_XIVE_H
|
|
|
|
#define PPC_SPAPR_XIVE_H
|
|
|
|
|
|
|
|
#include "hw/ppc/xive.h"
|
|
|
|
|
|
|
|
#define TYPE_SPAPR_XIVE "spapr-xive"
|
|
|
|
#define SPAPR_XIVE(obj) OBJECT_CHECK(sPAPRXive, (obj), TYPE_SPAPR_XIVE)
|
|
|
|
|
|
|
|
typedef struct sPAPRXive {
|
|
|
|
XiveRouter parent;
|
|
|
|
|
|
|
|
/* Internal interrupt source for IPIs and virtual devices */
|
|
|
|
XiveSource source;
|
|
|
|
hwaddr vc_base;
|
|
|
|
|
|
|
|
/* END ESB MMIOs */
|
|
|
|
XiveENDSource end_source;
|
|
|
|
hwaddr end_base;
|
|
|
|
|
|
|
|
/* Routing table */
|
|
|
|
XiveEAS *eat;
|
|
|
|
uint32_t nr_irqs;
|
|
|
|
XiveEND *endt;
|
|
|
|
uint32_t nr_ends;
|
|
|
|
|
|
|
|
/* TIMA mapping address */
|
|
|
|
hwaddr tm_base;
|
|
|
|
MemoryRegion tm_mmio;
|
|
|
|
} sPAPRXive;
|
|
|
|
|
|
|
|
bool spapr_xive_irq_claim(sPAPRXive *xive, uint32_t lisn, bool lsi);
|
|
|
|
bool spapr_xive_irq_free(sPAPRXive *xive, uint32_t lisn);
|
|
|
|
void spapr_xive_pic_print_info(sPAPRXive *xive, Monitor *mon);
|
|
|
|
|
2018-12-12 01:38:13 +03:00
|
|
|
void spapr_xive_hcall_init(sPAPRMachineState *spapr);
|
2018-12-12 01:38:14 +03:00
|
|
|
void spapr_dt_xive(sPAPRMachineState *spapr, uint32_t nr_servers, void *fdt,
|
|
|
|
uint32_t phandle);
|
2018-12-12 01:38:17 +03:00
|
|
|
void spapr_xive_set_tctx_os_cam(XiveTCTX *tctx);
|
2019-01-02 08:57:43 +03:00
|
|
|
void spapr_xive_mmio_set_enabled(sPAPRXive *xive, bool enable);
|
2018-12-12 01:38:13 +03:00
|
|
|
|
2018-12-09 22:45:56 +03:00
|
|
|
#endif /* PPC_SPAPR_XIVE_H */
|