2018-03-02 15:31:13 +03:00
|
|
|
/*
|
2018-03-05 09:24:08 +03:00
|
|
|
* QEMU RISC-V VirtIO machine interface
|
2018-03-02 15:31:13 +03:00
|
|
|
*
|
|
|
|
* Copyright (c) 2017 SiFive, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2018-03-05 09:20:53 +03:00
|
|
|
#ifndef HW_RISCV_VIRT_H
|
|
|
|
#define HW_RISCV_VIRT_H
|
2018-03-02 15:31:13 +03:00
|
|
|
|
2019-08-12 08:23:31 +03:00
|
|
|
#include "hw/riscv/riscv_hart.h"
|
|
|
|
#include "hw/sysbus.h"
|
2019-10-09 02:32:25 +03:00
|
|
|
#include "hw/block/flash.h"
|
2019-08-12 08:23:31 +03:00
|
|
|
|
2019-10-09 02:32:22 +03:00
|
|
|
#define TYPE_RISCV_VIRT_MACHINE MACHINE_TYPE_NAME("virt")
|
|
|
|
#define RISCV_VIRT_MACHINE(obj) \
|
|
|
|
OBJECT_CHECK(RISCVVirtState, (obj), TYPE_RISCV_VIRT_MACHINE)
|
|
|
|
|
2018-03-02 15:31:13 +03:00
|
|
|
typedef struct {
|
|
|
|
/*< private >*/
|
2019-10-09 02:32:22 +03:00
|
|
|
MachineState parent;
|
2018-03-02 15:31:13 +03:00
|
|
|
|
|
|
|
/*< public >*/
|
|
|
|
RISCVHartArrayState soc;
|
|
|
|
DeviceState *plic;
|
2019-10-09 02:32:25 +03:00
|
|
|
PFlashCFI01 *flash[2];
|
2019-10-09 02:32:22 +03:00
|
|
|
|
2018-03-02 15:31:13 +03:00
|
|
|
void *fdt;
|
|
|
|
int fdt_size;
|
|
|
|
} RISCVVirtState;
|
|
|
|
|
|
|
|
enum {
|
|
|
|
VIRT_DEBUG,
|
|
|
|
VIRT_MROM,
|
|
|
|
VIRT_TEST,
|
2019-11-06 14:56:43 +03:00
|
|
|
VIRT_RTC,
|
2018-03-02 15:31:13 +03:00
|
|
|
VIRT_CLINT,
|
|
|
|
VIRT_PLIC,
|
|
|
|
VIRT_UART0,
|
|
|
|
VIRT_VIRTIO,
|
2019-10-09 02:32:25 +03:00
|
|
|
VIRT_FLASH,
|
2018-12-12 01:37:36 +03:00
|
|
|
VIRT_DRAM,
|
|
|
|
VIRT_PCIE_MMIO,
|
|
|
|
VIRT_PCIE_PIO,
|
|
|
|
VIRT_PCIE_ECAM
|
2018-03-02 15:31:13 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
UART0_IRQ = 10,
|
2019-11-06 14:56:43 +03:00
|
|
|
RTC_IRQ = 11,
|
2018-03-02 15:31:13 +03:00
|
|
|
VIRTIO_IRQ = 1, /* 1 to 8 */
|
|
|
|
VIRTIO_COUNT = 8,
|
2018-12-12 01:37:36 +03:00
|
|
|
PCIE_IRQ = 0x20, /* 32 to 35 */
|
2018-12-12 01:37:17 +03:00
|
|
|
VIRTIO_NDEV = 0x35 /* Arbitrary maximum number of interrupts */
|
2018-03-02 15:31:13 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
#define VIRT_PLIC_HART_CONFIG "MS"
|
|
|
|
#define VIRT_PLIC_NUM_SOURCES 127
|
|
|
|
#define VIRT_PLIC_NUM_PRIORITIES 7
|
2019-04-04 21:15:23 +03:00
|
|
|
#define VIRT_PLIC_PRIORITY_BASE 0x04
|
2018-03-02 15:31:13 +03:00
|
|
|
#define VIRT_PLIC_PENDING_BASE 0x1000
|
|
|
|
#define VIRT_PLIC_ENABLE_BASE 0x2000
|
|
|
|
#define VIRT_PLIC_ENABLE_STRIDE 0x80
|
|
|
|
#define VIRT_PLIC_CONTEXT_BASE 0x200000
|
|
|
|
#define VIRT_PLIC_CONTEXT_STRIDE 0x1000
|
|
|
|
|
2018-12-12 01:37:36 +03:00
|
|
|
#define FDT_PCI_ADDR_CELLS 3
|
|
|
|
#define FDT_PCI_INT_CELLS 1
|
|
|
|
#define FDT_PLIC_ADDR_CELLS 0
|
|
|
|
#define FDT_PLIC_INT_CELLS 1
|
|
|
|
#define FDT_INT_MAP_WIDTH (FDT_PCI_ADDR_CELLS + FDT_PCI_INT_CELLS + 1 + \
|
|
|
|
FDT_PLIC_ADDR_CELLS + FDT_PLIC_INT_CELLS)
|
|
|
|
|
2018-03-02 15:31:13 +03:00
|
|
|
#if defined(TARGET_RISCV32)
|
2019-04-20 05:24:09 +03:00
|
|
|
#define VIRT_CPU TYPE_RISCV_CPU_BASE32
|
2018-03-02 15:31:13 +03:00
|
|
|
#elif defined(TARGET_RISCV64)
|
2019-04-20 05:24:09 +03:00
|
|
|
#define VIRT_CPU TYPE_RISCV_CPU_BASE64
|
2018-03-02 15:31:13 +03:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif
|