2007-09-17 01:08:06 +04:00
|
|
|
/*
|
2006-05-13 20:11:23 +04:00
|
|
|
* ARM Versatile/PB PCI host controller
|
|
|
|
*
|
2009-05-15 01:35:08 +04:00
|
|
|
* Copyright (c) 2006-2009 CodeSourcery.
|
2006-05-13 20:11:23 +04:00
|
|
|
* Written by Paul Brook
|
|
|
|
*
|
2011-06-26 06:21:35 +04:00
|
|
|
* This code is licensed under the LGPL.
|
2006-05-13 20:11:23 +04:00
|
|
|
*/
|
|
|
|
|
2009-05-15 01:35:08 +04:00
|
|
|
#include "sysbus.h"
|
2007-11-17 20:14:51 +03:00
|
|
|
#include "pci.h"
|
2009-11-12 08:58:30 +03:00
|
|
|
#include "pci_host.h"
|
2011-07-26 15:26:19 +04:00
|
|
|
#include "exec-memory.h"
|
2009-05-15 01:35:08 +04:00
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
SysBusDevice busdev;
|
|
|
|
qemu_irq irq[4];
|
|
|
|
int realview;
|
|
|
|
int mem_config;
|
|
|
|
} PCIVPBState;
|
2006-05-13 20:11:23 +04:00
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr)
|
2006-05-13 20:11:23 +04:00
|
|
|
{
|
2006-09-24 21:01:44 +04:00
|
|
|
return addr & 0xffffff;
|
2006-05-13 20:11:23 +04:00
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static void pci_vpb_config_writeb (void *opaque, target_phys_addr_t addr,
|
2006-05-13 20:11:23 +04:00
|
|
|
uint32_t val)
|
|
|
|
{
|
|
|
|
pci_data_write(opaque, vpb_pci_config_addr (addr), val, 1);
|
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static void pci_vpb_config_writew (void *opaque, target_phys_addr_t addr,
|
2006-05-13 20:11:23 +04:00
|
|
|
uint32_t val)
|
|
|
|
{
|
|
|
|
pci_data_write(opaque, vpb_pci_config_addr (addr), val, 2);
|
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static void pci_vpb_config_writel (void *opaque, target_phys_addr_t addr,
|
2006-05-13 20:11:23 +04:00
|
|
|
uint32_t val)
|
|
|
|
{
|
|
|
|
pci_data_write(opaque, vpb_pci_config_addr (addr), val, 4);
|
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static uint32_t pci_vpb_config_readb (void *opaque, target_phys_addr_t addr)
|
2006-05-13 20:11:23 +04:00
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
val = pci_data_read(opaque, vpb_pci_config_addr (addr), 1);
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static uint32_t pci_vpb_config_readw (void *opaque, target_phys_addr_t addr)
|
2006-05-13 20:11:23 +04:00
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
val = pci_data_read(opaque, vpb_pci_config_addr (addr), 2);
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static uint32_t pci_vpb_config_readl (void *opaque, target_phys_addr_t addr)
|
2006-05-13 20:11:23 +04:00
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
val = pci_data_read(opaque, vpb_pci_config_addr (addr), 4);
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2009-08-25 22:29:31 +04:00
|
|
|
static CPUWriteMemoryFunc * const pci_vpb_config_write[] = {
|
2006-05-13 20:11:23 +04:00
|
|
|
&pci_vpb_config_writeb,
|
|
|
|
&pci_vpb_config_writew,
|
|
|
|
&pci_vpb_config_writel,
|
|
|
|
};
|
|
|
|
|
2009-08-25 22:29:31 +04:00
|
|
|
static CPUReadMemoryFunc * const pci_vpb_config_read[] = {
|
2006-05-13 20:11:23 +04:00
|
|
|
&pci_vpb_config_readb,
|
|
|
|
&pci_vpb_config_readw,
|
|
|
|
&pci_vpb_config_readl,
|
|
|
|
};
|
|
|
|
|
2006-09-24 04:16:34 +04:00
|
|
|
static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
|
|
|
|
{
|
|
|
|
return irq_num;
|
|
|
|
}
|
|
|
|
|
2009-08-28 17:28:17 +04:00
|
|
|
static void pci_vpb_set_irq(void *opaque, int irq_num, int level)
|
2006-05-13 20:11:23 +04:00
|
|
|
{
|
2009-08-28 17:28:17 +04:00
|
|
|
qemu_irq *pic = opaque;
|
|
|
|
|
2009-05-15 01:35:07 +04:00
|
|
|
qemu_set_irq(pic[irq_num], level);
|
2006-05-13 20:11:23 +04:00
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static void pci_vpb_map(SysBusDevice *dev, target_phys_addr_t base)
|
2006-05-13 20:11:23 +04:00
|
|
|
{
|
2009-05-15 01:35:08 +04:00
|
|
|
PCIVPBState *s = (PCIVPBState *)dev;
|
|
|
|
/* Selfconfig area. */
|
|
|
|
cpu_register_physical_memory(base + 0x01000000, 0x1000000, s->mem_config);
|
|
|
|
/* Normal config area. */
|
|
|
|
cpu_register_physical_memory(base + 0x02000000, 0x1000000, s->mem_config);
|
|
|
|
|
|
|
|
if (s->realview) {
|
|
|
|
/* IO memory area. */
|
2010-12-08 14:05:49 +03:00
|
|
|
isa_mmio_init(base + 0x03000000, 0x00100000);
|
2009-05-15 01:35:08 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-14 12:36:05 +04:00
|
|
|
static int pci_vpb_init(SysBusDevice *dev)
|
2009-05-15 01:35:08 +04:00
|
|
|
{
|
|
|
|
PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
|
|
|
|
PCIBus *bus;
|
2009-05-15 01:35:07 +04:00
|
|
|
int i;
|
2006-09-23 21:40:58 +04:00
|
|
|
|
2009-05-15 01:35:07 +04:00
|
|
|
for (i = 0; i < 4; i++) {
|
2009-05-15 01:35:08 +04:00
|
|
|
sysbus_init_irq(dev, &s->irq[i]);
|
2006-09-23 21:40:58 +04:00
|
|
|
}
|
2009-05-23 03:05:19 +04:00
|
|
|
bus = pci_register_bus(&dev->qdev, "pci",
|
|
|
|
pci_vpb_set_irq, pci_vpb_map_irq, s->irq,
|
2011-07-26 15:26:19 +04:00
|
|
|
get_system_memory(),
|
2010-06-23 11:15:25 +04:00
|
|
|
PCI_DEVFN(11, 0), 4);
|
2009-05-15 01:35:08 +04:00
|
|
|
|
2006-05-13 20:11:23 +04:00
|
|
|
/* ??? Register memory space. */
|
|
|
|
|
2009-06-14 12:38:51 +04:00
|
|
|
s->mem_config = cpu_register_io_memory(pci_vpb_config_read,
|
2010-12-08 14:05:37 +03:00
|
|
|
pci_vpb_config_write, bus,
|
2010-12-08 14:05:44 +03:00
|
|
|
DEVICE_LITTLE_ENDIAN);
|
2009-05-15 01:35:08 +04:00
|
|
|
sysbus_init_mmio_cb(dev, 0x04000000, pci_vpb_map);
|
2006-09-23 21:40:58 +04:00
|
|
|
|
2009-05-15 01:35:08 +04:00
|
|
|
pci_create_simple(bus, -1, "versatile_pci_host");
|
2009-08-14 12:36:05 +04:00
|
|
|
return 0;
|
2009-05-15 01:35:08 +04:00
|
|
|
}
|
2006-09-23 21:40:58 +04:00
|
|
|
|
2009-08-14 12:36:05 +04:00
|
|
|
static int pci_realview_init(SysBusDevice *dev)
|
2009-05-15 01:35:08 +04:00
|
|
|
{
|
|
|
|
PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
|
|
|
|
s->realview = 1;
|
2009-08-14 12:36:05 +04:00
|
|
|
return pci_vpb_init(dev);
|
2009-05-15 01:35:08 +04:00
|
|
|
}
|
2006-05-13 20:11:23 +04:00
|
|
|
|
2009-08-14 12:36:05 +04:00
|
|
|
static int versatile_pci_host_init(PCIDevice *d)
|
2009-05-15 01:35:08 +04:00
|
|
|
{
|
2010-02-09 00:36:02 +03:00
|
|
|
pci_set_word(d->config + PCI_STATUS,
|
|
|
|
PCI_STATUS_66MHZ | PCI_STATUS_DEVSEL_MEDIUM);
|
2010-02-09 00:33:33 +03:00
|
|
|
pci_set_byte(d->config + PCI_LATENCY_TIMER, 0x10);
|
2009-08-14 12:36:05 +04:00
|
|
|
return 0;
|
2009-05-15 01:35:08 +04:00
|
|
|
}
|
2006-05-13 20:11:23 +04:00
|
|
|
|
2009-06-30 16:12:07 +04:00
|
|
|
static PCIDeviceInfo versatile_pci_host_info = {
|
|
|
|
.qdev.name = "versatile_pci_host",
|
|
|
|
.qdev.size = sizeof(PCIDevice),
|
|
|
|
.init = versatile_pci_host_init,
|
2011-05-25 05:58:30 +04:00
|
|
|
.vendor_id = PCI_VENDOR_ID_XILINX,
|
|
|
|
/* Both boards have the same device ID. Oh well. */
|
|
|
|
.device_id = PCI_DEVICE_ID_XILINX_XC2VP30,
|
|
|
|
.class_id = PCI_CLASS_PROCESSOR_CO,
|
2009-06-30 16:12:07 +04:00
|
|
|
};
|
|
|
|
|
2009-05-15 01:35:08 +04:00
|
|
|
static void versatile_pci_register_devices(void)
|
|
|
|
{
|
|
|
|
sysbus_register_dev("versatile_pci", sizeof(PCIVPBState), pci_vpb_init);
|
|
|
|
sysbus_register_dev("realview_pci", sizeof(PCIVPBState),
|
|
|
|
pci_realview_init);
|
2009-06-30 16:12:07 +04:00
|
|
|
pci_qdev_register(&versatile_pci_host_info);
|
2006-05-13 20:11:23 +04:00
|
|
|
}
|
2009-05-15 01:35:08 +04:00
|
|
|
|
|
|
|
device_init(versatile_pci_register_devices)
|