2012-01-28 19:39:52 +04:00
|
|
|
/*
|
|
|
|
* QEMU CPU model
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/gpl-2.0.html>
|
|
|
|
*/
|
|
|
|
#ifndef QEMU_CPU_H
|
|
|
|
#define QEMU_CPU_H
|
|
|
|
|
2012-12-17 11:02:44 +04:00
|
|
|
#include <signal.h>
|
2013-08-26 08:22:03 +04:00
|
|
|
#include <setjmp.h>
|
2012-12-05 20:49:13 +04:00
|
|
|
#include "hw/qdev-core.h"
|
2013-05-27 08:49:53 +04:00
|
|
|
#include "exec/hwaddr.h"
|
2013-06-25 01:50:24 +04:00
|
|
|
#include "qemu/queue.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/thread.h"
|
2013-05-27 07:17:50 +04:00
|
|
|
#include "qemu/tls.h"
|
2013-05-28 15:52:01 +04:00
|
|
|
#include "qemu/typedefs.h"
|
2012-01-28 19:39:52 +04:00
|
|
|
|
2014-02-18 10:11:25 +04:00
|
|
|
typedef int (*WriteCoreDumpFunction)(const void *buf, size_t size,
|
|
|
|
void *opaque);
|
2013-04-19 18:45:06 +04:00
|
|
|
|
2013-07-06 05:14:52 +04:00
|
|
|
/**
|
|
|
|
* vaddr:
|
|
|
|
* Type wide enough to contain any #target_ulong virtual address.
|
|
|
|
*/
|
|
|
|
typedef uint64_t vaddr;
|
|
|
|
#define VADDR_PRId PRId64
|
|
|
|
#define VADDR_PRIu PRIu64
|
|
|
|
#define VADDR_PRIo PRIo64
|
|
|
|
#define VADDR_PRIx PRIx64
|
|
|
|
#define VADDR_PRIX PRIX64
|
|
|
|
#define VADDR_MAX UINT64_MAX
|
|
|
|
|
2012-01-28 19:39:52 +04:00
|
|
|
/**
|
|
|
|
* SECTION:cpu
|
|
|
|
* @section_id: QEMU-cpu
|
|
|
|
* @title: CPU Class
|
|
|
|
* @short_description: Base class for all CPUs
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define TYPE_CPU "cpu"
|
|
|
|
|
2014-03-28 19:25:07 +04:00
|
|
|
/* Since this macro is used a lot in hot code paths and in conjunction with
|
|
|
|
* FooCPU *foo_env_get_cpu(), we deviate from usual QOM practice by using
|
|
|
|
* an unchecked cast.
|
|
|
|
*/
|
|
|
|
#define CPU(obj) ((CPUState *)(obj))
|
|
|
|
|
2012-01-28 19:39:52 +04:00
|
|
|
#define CPU_CLASS(class) OBJECT_CLASS_CHECK(CPUClass, (class), TYPE_CPU)
|
|
|
|
#define CPU_GET_CLASS(obj) OBJECT_GET_CLASS(CPUClass, (obj), TYPE_CPU)
|
|
|
|
|
|
|
|
typedef struct CPUState CPUState;
|
|
|
|
|
2013-05-27 08:49:53 +04:00
|
|
|
typedef void (*CPUUnassignedAccess)(CPUState *cpu, hwaddr addr,
|
|
|
|
bool is_write, bool is_exec, int opaque,
|
|
|
|
unsigned size);
|
|
|
|
|
2013-06-28 21:31:32 +04:00
|
|
|
struct TranslationBlock;
|
|
|
|
|
2012-01-28 19:39:52 +04:00
|
|
|
/**
|
|
|
|
* CPUClass:
|
2013-01-21 21:26:21 +04:00
|
|
|
* @class_by_name: Callback to map -cpu command line model name to an
|
|
|
|
* instantiatable CPU type.
|
2014-03-04 02:19:19 +04:00
|
|
|
* @parse_features: Callback to parse command line arguments.
|
2012-05-03 00:28:58 +04:00
|
|
|
* @reset: Callback to reset the #CPUState to its initial state.
|
2013-06-16 09:49:48 +04:00
|
|
|
* @reset_dump_flags: #CPUDumpFlags to use for reset logging.
|
2013-08-25 20:53:55 +04:00
|
|
|
* @has_work: Callback for checking if there is work to do.
|
2013-02-02 13:57:51 +04:00
|
|
|
* @do_interrupt: Callback for interrupt handling.
|
2013-05-27 08:49:53 +04:00
|
|
|
* @do_unassigned_access: Callback for unassigned access handling.
|
2014-03-28 21:14:58 +04:00
|
|
|
* @do_unaligned_access: Callback for unaligned access handling, if
|
|
|
|
* the target defines #ALIGNED_ONLY.
|
2013-06-27 21:09:09 +04:00
|
|
|
* @memory_rw_debug: Callback for GDB memory access.
|
2013-05-27 03:33:50 +04:00
|
|
|
* @dump_state: Callback for dumping state.
|
|
|
|
* @dump_statistics: Callback for dumping statistics.
|
2013-04-23 12:29:41 +04:00
|
|
|
* @get_arch_id: Callback for getting architecture-dependent CPU ID.
|
2013-05-28 15:28:38 +04:00
|
|
|
* @get_paging_enabled: Callback for inquiring whether paging is enabled.
|
2013-05-28 15:52:01 +04:00
|
|
|
* @get_memory_mapping: Callback for obtaining the memory mappings.
|
2013-06-21 21:09:18 +04:00
|
|
|
* @set_pc: Callback for setting the Program Counter register.
|
2013-06-28 21:31:32 +04:00
|
|
|
* @synchronize_from_tb: Callback for synchronizing state from a TCG
|
|
|
|
* #TranslationBlock.
|
2013-08-26 05:01:33 +04:00
|
|
|
* @handle_mmu_fault: Callback for handling an MMU fault.
|
2013-06-29 20:55:54 +04:00
|
|
|
* @get_phys_page_debug: Callback for obtaining a physical address.
|
2013-06-29 06:18:45 +04:00
|
|
|
* @gdb_read_register: Callback for letting GDB read a register.
|
|
|
|
* @gdb_write_register: Callback for letting GDB write a register.
|
2014-09-12 17:06:48 +04:00
|
|
|
* @debug_excp_handler: Callback for handling debug exceptions.
|
2013-01-20 23:23:22 +04:00
|
|
|
* @vmsd: State description for migration.
|
2013-06-29 01:18:47 +04:00
|
|
|
* @gdb_num_core_regs: Number of core registers accessible to GDB.
|
2013-07-07 17:08:22 +04:00
|
|
|
* @gdb_core_xml_file: File name for core registers GDB XML description.
|
2014-09-12 22:04:17 +04:00
|
|
|
* @gdb_stop_before_watchpoint: Indicates whether GDB expects the CPU to stop
|
|
|
|
* before the insn which triggers a watchpoint rather than after it.
|
2014-09-13 20:45:12 +04:00
|
|
|
* @cpu_exec_enter: Callback for cpu_exec preparation.
|
|
|
|
* @cpu_exec_exit: Callback for cpu_exec cleanup.
|
2014-09-13 20:45:17 +04:00
|
|
|
* @cpu_exec_interrupt: Callback for processing interrupts in cpu_exec.
|
2012-01-28 19:39:52 +04:00
|
|
|
*
|
|
|
|
* Represents a CPU family or model.
|
|
|
|
*/
|
|
|
|
typedef struct CPUClass {
|
|
|
|
/*< private >*/
|
2012-12-05 20:49:13 +04:00
|
|
|
DeviceClass parent_class;
|
2012-01-28 19:39:52 +04:00
|
|
|
/*< public >*/
|
|
|
|
|
2013-01-21 21:26:21 +04:00
|
|
|
ObjectClass *(*class_by_name)(const char *cpu_model);
|
2014-03-04 02:19:19 +04:00
|
|
|
void (*parse_features)(CPUState *cpu, char *str, Error **errp);
|
2013-01-21 21:26:21 +04:00
|
|
|
|
2012-01-28 19:39:52 +04:00
|
|
|
void (*reset)(CPUState *cpu);
|
2013-06-16 09:49:48 +04:00
|
|
|
int reset_dump_flags;
|
2013-08-25 20:53:55 +04:00
|
|
|
bool (*has_work)(CPUState *cpu);
|
2013-02-02 13:57:51 +04:00
|
|
|
void (*do_interrupt)(CPUState *cpu);
|
2013-05-27 08:49:53 +04:00
|
|
|
CPUUnassignedAccess do_unassigned_access;
|
2014-03-28 21:14:58 +04:00
|
|
|
void (*do_unaligned_access)(CPUState *cpu, vaddr addr,
|
|
|
|
int is_write, int is_user, uintptr_t retaddr);
|
2014-06-24 21:33:21 +04:00
|
|
|
bool (*virtio_is_big_endian)(CPUState *cpu);
|
2013-06-27 21:09:09 +04:00
|
|
|
int (*memory_rw_debug)(CPUState *cpu, vaddr addr,
|
|
|
|
uint8_t *buf, int len, bool is_write);
|
2013-05-27 03:33:50 +04:00
|
|
|
void (*dump_state)(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
|
|
|
|
int flags);
|
|
|
|
void (*dump_statistics)(CPUState *cpu, FILE *f,
|
|
|
|
fprintf_function cpu_fprintf, int flags);
|
2013-04-23 12:29:41 +04:00
|
|
|
int64_t (*get_arch_id)(CPUState *cpu);
|
2013-05-28 15:28:38 +04:00
|
|
|
bool (*get_paging_enabled)(const CPUState *cpu);
|
2013-05-28 15:52:01 +04:00
|
|
|
void (*get_memory_mapping)(CPUState *cpu, MemoryMappingList *list,
|
|
|
|
Error **errp);
|
2013-06-21 21:09:18 +04:00
|
|
|
void (*set_pc)(CPUState *cpu, vaddr value);
|
2013-06-28 21:31:32 +04:00
|
|
|
void (*synchronize_from_tb)(CPUState *cpu, struct TranslationBlock *tb);
|
2013-08-26 05:01:33 +04:00
|
|
|
int (*handle_mmu_fault)(CPUState *cpu, vaddr address, int rw,
|
|
|
|
int mmu_index);
|
2013-06-29 20:55:54 +04:00
|
|
|
hwaddr (*get_phys_page_debug)(CPUState *cpu, vaddr addr);
|
2013-06-29 06:18:45 +04:00
|
|
|
int (*gdb_read_register)(CPUState *cpu, uint8_t *buf, int reg);
|
|
|
|
int (*gdb_write_register)(CPUState *cpu, uint8_t *buf, int reg);
|
2014-09-12 17:06:48 +04:00
|
|
|
void (*debug_excp_handler)(CPUState *cpu);
|
2013-01-20 23:23:22 +04:00
|
|
|
|
2013-04-19 18:45:06 +04:00
|
|
|
int (*write_elf64_note)(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
int cpuid, void *opaque);
|
|
|
|
int (*write_elf64_qemunote)(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
void *opaque);
|
|
|
|
int (*write_elf32_note)(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
int cpuid, void *opaque);
|
|
|
|
int (*write_elf32_qemunote)(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
void *opaque);
|
2013-06-29 01:18:47 +04:00
|
|
|
|
|
|
|
const struct VMStateDescription *vmsd;
|
|
|
|
int gdb_num_core_regs;
|
2013-07-07 17:08:22 +04:00
|
|
|
const char *gdb_core_xml_file;
|
2014-09-12 22:04:17 +04:00
|
|
|
bool gdb_stop_before_watchpoint;
|
2014-09-13 20:45:12 +04:00
|
|
|
|
|
|
|
void (*cpu_exec_enter)(CPUState *cpu);
|
|
|
|
void (*cpu_exec_exit)(CPUState *cpu);
|
2014-09-13 20:45:17 +04:00
|
|
|
bool (*cpu_exec_interrupt)(CPUState *cpu, int interrupt_request);
|
2012-01-28 19:39:52 +04:00
|
|
|
} CPUClass;
|
|
|
|
|
2013-08-26 07:51:49 +04:00
|
|
|
#ifdef HOST_WORDS_BIGENDIAN
|
|
|
|
typedef struct icount_decr_u16 {
|
|
|
|
uint16_t high;
|
|
|
|
uint16_t low;
|
|
|
|
} icount_decr_u16;
|
|
|
|
#else
|
|
|
|
typedef struct icount_decr_u16 {
|
|
|
|
uint16_t low;
|
|
|
|
uint16_t high;
|
|
|
|
} icount_decr_u16;
|
|
|
|
#endif
|
|
|
|
|
2013-08-26 23:22:53 +04:00
|
|
|
typedef struct CPUBreakpoint {
|
|
|
|
vaddr pc;
|
|
|
|
int flags; /* BP_* */
|
|
|
|
QTAILQ_ENTRY(CPUBreakpoint) entry;
|
|
|
|
} CPUBreakpoint;
|
|
|
|
|
2013-08-26 20:23:18 +04:00
|
|
|
typedef struct CPUWatchpoint {
|
|
|
|
vaddr vaddr;
|
2014-09-12 17:06:48 +04:00
|
|
|
vaddr len;
|
2014-09-12 17:06:48 +04:00
|
|
|
vaddr hitaddr;
|
2013-08-26 20:23:18 +04:00
|
|
|
int flags; /* BP_* */
|
|
|
|
QTAILQ_ENTRY(CPUWatchpoint) entry;
|
|
|
|
} CPUWatchpoint;
|
|
|
|
|
2012-12-01 08:35:08 +04:00
|
|
|
struct KVMState;
|
2012-12-01 09:18:14 +04:00
|
|
|
struct kvm_run;
|
2012-12-01 08:35:08 +04:00
|
|
|
|
2013-08-26 08:03:38 +04:00
|
|
|
#define TB_JMP_CACHE_BITS 12
|
|
|
|
#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
|
|
|
|
|
2012-01-28 19:39:52 +04:00
|
|
|
/**
|
|
|
|
* CPUState:
|
2012-12-17 09:18:02 +04:00
|
|
|
* @cpu_index: CPU index (informative).
|
2012-12-17 06:27:07 +04:00
|
|
|
* @nr_cores: Number of cores within this CPU package.
|
|
|
|
* @nr_threads: Number of threads within this CPU.
|
2012-12-17 07:22:03 +04:00
|
|
|
* @numa_node: NUMA node this CPU is belonging to.
|
2012-12-17 10:12:13 +04:00
|
|
|
* @host_tid: Host thread ID.
|
2012-12-17 10:34:52 +04:00
|
|
|
* @running: #true if CPU is currently running (usermode).
|
2012-05-03 00:49:36 +04:00
|
|
|
* @created: Indicates whether the CPU thread has been successfully created.
|
2013-01-17 21:51:17 +04:00
|
|
|
* @interrupt_request: Indicates a pending interrupt request.
|
|
|
|
* @halted: Nonzero if the CPU is in suspended state.
|
2012-05-03 01:10:09 +04:00
|
|
|
* @stop: Indicates a pending stop request.
|
2012-05-03 01:26:21 +04:00
|
|
|
* @stopped: Indicates the CPU has been artificially stopped.
|
2013-02-22 22:10:03 +04:00
|
|
|
* @tcg_exit_req: Set to force TCG to stop executing linked TBs for this
|
|
|
|
* CPU and return to its top level loop.
|
2013-06-21 22:20:45 +04:00
|
|
|
* @singlestep_enabled: Flags for single-stepping.
|
2013-08-26 07:39:29 +04:00
|
|
|
* @icount_extra: Instructions until next timer event.
|
2013-08-26 07:51:49 +04:00
|
|
|
* @icount_decr: Number of cycles left, with interrupt flag in high bit.
|
|
|
|
* This allows a single read-compare-cbranch-write sequence to test
|
|
|
|
* for both decrementer underflow and exceptions.
|
2013-08-26 07:15:23 +04:00
|
|
|
* @can_do_io: Nonzero if memory-mapped IO is safe.
|
2013-01-17 15:13:41 +04:00
|
|
|
* @env_ptr: Pointer to subclass-specific CPUArchState field.
|
2013-01-16 22:29:31 +04:00
|
|
|
* @current_tb: Currently executing TB.
|
2013-06-28 23:11:37 +04:00
|
|
|
* @gdb_regs: Additional GDB registers.
|
2013-06-29 01:18:47 +04:00
|
|
|
* @gdb_num_regs: Number of total registers accessible to GDB.
|
2013-08-12 20:09:47 +04:00
|
|
|
* @gdb_num_g_regs: Number of registers in GDB 'g' packets.
|
2013-05-30 00:29:20 +04:00
|
|
|
* @next_cpu: Next CPU sharing TB cache.
|
2013-08-26 20:14:44 +04:00
|
|
|
* @opaque: User data.
|
2013-08-26 05:41:01 +04:00
|
|
|
* @mem_io_pc: Host Program Counter at which the memory was accessed.
|
|
|
|
* @mem_io_vaddr: Target virtual address at which the memory was accessed.
|
2012-10-31 08:29:00 +04:00
|
|
|
* @kvm_fd: vCPU file descriptor for KVM.
|
2012-01-28 19:39:52 +04:00
|
|
|
*
|
|
|
|
* State of one CPU core or thread.
|
|
|
|
*/
|
|
|
|
struct CPUState {
|
|
|
|
/*< private >*/
|
2012-12-05 20:49:13 +04:00
|
|
|
DeviceState parent_obj;
|
2012-01-28 19:39:52 +04:00
|
|
|
/*< public >*/
|
|
|
|
|
2012-12-17 06:27:07 +04:00
|
|
|
int nr_cores;
|
|
|
|
int nr_threads;
|
2012-12-17 07:22:03 +04:00
|
|
|
int numa_node;
|
2012-12-17 06:27:07 +04:00
|
|
|
|
2012-05-02 19:00:37 +04:00
|
|
|
struct QemuThread *thread;
|
2012-05-02 17:24:40 +04:00
|
|
|
#ifdef _WIN32
|
|
|
|
HANDLE hThread;
|
|
|
|
#endif
|
2012-05-03 08:59:07 +04:00
|
|
|
int thread_id;
|
2012-12-17 10:12:13 +04:00
|
|
|
uint32_t host_tid;
|
2012-12-17 10:34:52 +04:00
|
|
|
bool running;
|
2012-05-03 03:22:49 +04:00
|
|
|
struct QemuCond *halt_cond;
|
2012-05-03 04:11:45 +04:00
|
|
|
struct qemu_work_item *queued_work_first, *queued_work_last;
|
2012-05-02 19:49:49 +04:00
|
|
|
bool thread_kicked;
|
2012-05-03 00:49:36 +04:00
|
|
|
bool created;
|
2012-05-03 01:10:09 +04:00
|
|
|
bool stop;
|
2012-05-03 01:26:21 +04:00
|
|
|
bool stopped;
|
2012-12-17 11:02:44 +04:00
|
|
|
volatile sig_atomic_t exit_request;
|
2013-01-17 21:51:17 +04:00
|
|
|
uint32_t interrupt_request;
|
2013-06-21 22:20:45 +04:00
|
|
|
int singlestep_enabled;
|
2013-08-26 07:39:29 +04:00
|
|
|
int64_t icount_extra;
|
2013-08-26 08:22:03 +04:00
|
|
|
sigjmp_buf jmp_env;
|
2012-05-02 17:24:40 +04:00
|
|
|
|
2013-12-17 07:06:51 +04:00
|
|
|
AddressSpace *as;
|
|
|
|
MemoryListener *tcg_as_listener;
|
|
|
|
|
2013-01-17 15:13:41 +04:00
|
|
|
void *env_ptr; /* CPUArchState */
|
2013-01-16 22:29:31 +04:00
|
|
|
struct TranslationBlock *current_tb;
|
2013-08-26 08:03:38 +04:00
|
|
|
struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE];
|
2013-06-28 23:11:37 +04:00
|
|
|
struct GDBRegisterState *gdb_regs;
|
2013-06-29 01:18:47 +04:00
|
|
|
int gdb_num_regs;
|
2013-08-12 20:09:47 +04:00
|
|
|
int gdb_num_g_regs;
|
2013-06-25 01:50:24 +04:00
|
|
|
QTAILQ_ENTRY(CPUState) node;
|
2013-01-16 22:29:31 +04:00
|
|
|
|
2013-08-26 23:22:53 +04:00
|
|
|
/* ice debug support */
|
|
|
|
QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints;
|
|
|
|
|
2013-08-26 20:23:18 +04:00
|
|
|
QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints;
|
|
|
|
CPUWatchpoint *watchpoint_hit;
|
|
|
|
|
2013-08-26 20:14:44 +04:00
|
|
|
void *opaque;
|
|
|
|
|
2013-08-26 05:41:01 +04:00
|
|
|
/* In order to avoid passing too many arguments to the MMIO helpers,
|
|
|
|
* we store some rarely used information in the CPU context.
|
|
|
|
*/
|
|
|
|
uintptr_t mem_io_pc;
|
|
|
|
vaddr mem_io_vaddr;
|
|
|
|
|
2012-10-31 08:29:00 +04:00
|
|
|
int kvm_fd;
|
2012-10-31 09:57:49 +04:00
|
|
|
bool kvm_vcpu_dirty;
|
2012-12-01 08:35:08 +04:00
|
|
|
struct KVMState *kvm_state;
|
2012-12-01 09:18:14 +04:00
|
|
|
struct kvm_run *kvm_run;
|
2012-10-31 08:29:00 +04:00
|
|
|
|
2012-05-03 00:28:58 +04:00
|
|
|
/* TODO Move common fields from CPUArchState here. */
|
2012-12-17 09:18:02 +04:00
|
|
|
int cpu_index; /* used by alpha TCG */
|
2013-01-17 21:51:17 +04:00
|
|
|
uint32_t halted; /* used by alpha, cris, ppc TCG */
|
2013-08-26 07:51:49 +04:00
|
|
|
union {
|
|
|
|
uint32_t u32;
|
|
|
|
icount_decr_u16 u16;
|
|
|
|
} icount_decr;
|
2013-08-26 07:15:23 +04:00
|
|
|
uint32_t can_do_io;
|
2013-08-26 10:31:06 +04:00
|
|
|
int32_t exception_index; /* used by m68k TCG */
|
2014-03-15 02:30:10 +04:00
|
|
|
|
|
|
|
/* Note that this is accessed at the start of every TB via a negative
|
|
|
|
offset from AREG0. Leave this field at the end so as to make the
|
|
|
|
(absolute value) offset as small as possible. This reduces code
|
|
|
|
size, especially for hosts without large memory offsets. */
|
|
|
|
volatile sig_atomic_t tcg_exit_req;
|
2012-01-28 19:39:52 +04:00
|
|
|
};
|
|
|
|
|
2013-06-25 01:50:24 +04:00
|
|
|
QTAILQ_HEAD(CPUTailQ, CPUState);
|
|
|
|
extern struct CPUTailQ cpus;
|
|
|
|
#define CPU_NEXT(cpu) QTAILQ_NEXT(cpu, node)
|
|
|
|
#define CPU_FOREACH(cpu) QTAILQ_FOREACH(cpu, &cpus, node)
|
|
|
|
#define CPU_FOREACH_SAFE(cpu, next_cpu) \
|
|
|
|
QTAILQ_FOREACH_SAFE(cpu, &cpus, node, next_cpu)
|
|
|
|
#define first_cpu QTAILQ_FIRST(&cpus)
|
2013-05-30 00:29:20 +04:00
|
|
|
|
2013-05-27 07:17:50 +04:00
|
|
|
DECLARE_TLS(CPUState *, current_cpu);
|
|
|
|
#define current_cpu tls_var(current_cpu)
|
|
|
|
|
2013-05-28 15:28:38 +04:00
|
|
|
/**
|
|
|
|
* cpu_paging_enabled:
|
|
|
|
* @cpu: The CPU whose state is to be inspected.
|
|
|
|
*
|
|
|
|
* Returns: %true if paging is enabled, %false otherwise.
|
|
|
|
*/
|
|
|
|
bool cpu_paging_enabled(const CPUState *cpu);
|
|
|
|
|
2013-05-28 15:52:01 +04:00
|
|
|
/**
|
|
|
|
* cpu_get_memory_mapping:
|
|
|
|
* @cpu: The CPU whose memory mappings are to be obtained.
|
|
|
|
* @list: Where to write the memory mappings to.
|
|
|
|
* @errp: Pointer for reporting an #Error.
|
|
|
|
*/
|
|
|
|
void cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
|
|
|
|
Error **errp);
|
|
|
|
|
2013-04-19 18:45:06 +04:00
|
|
|
/**
|
|
|
|
* cpu_write_elf64_note:
|
|
|
|
* @f: pointer to a function that writes memory to a file
|
|
|
|
* @cpu: The CPU whose memory is to be dumped
|
|
|
|
* @cpuid: ID number of the CPU
|
|
|
|
* @opaque: pointer to the CPUState struct
|
|
|
|
*/
|
|
|
|
int cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
int cpuid, void *opaque);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* cpu_write_elf64_qemunote:
|
|
|
|
* @f: pointer to a function that writes memory to a file
|
|
|
|
* @cpu: The CPU whose memory is to be dumped
|
|
|
|
* @cpuid: ID number of the CPU
|
|
|
|
* @opaque: pointer to the CPUState struct
|
|
|
|
*/
|
|
|
|
int cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
void *opaque);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* cpu_write_elf32_note:
|
|
|
|
* @f: pointer to a function that writes memory to a file
|
|
|
|
* @cpu: The CPU whose memory is to be dumped
|
|
|
|
* @cpuid: ID number of the CPU
|
|
|
|
* @opaque: pointer to the CPUState struct
|
|
|
|
*/
|
|
|
|
int cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
int cpuid, void *opaque);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* cpu_write_elf32_qemunote:
|
|
|
|
* @f: pointer to a function that writes memory to a file
|
|
|
|
* @cpu: The CPU whose memory is to be dumped
|
|
|
|
* @cpuid: ID number of the CPU
|
|
|
|
* @opaque: pointer to the CPUState struct
|
|
|
|
*/
|
|
|
|
int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
void *opaque);
|
2012-01-28 19:39:52 +04:00
|
|
|
|
2013-05-27 03:33:50 +04:00
|
|
|
/**
|
|
|
|
* CPUDumpFlags:
|
|
|
|
* @CPU_DUMP_CODE:
|
|
|
|
* @CPU_DUMP_FPU: dump FPU register state, not just integer
|
|
|
|
* @CPU_DUMP_CCOP: dump info about TCG QEMU's condition code optimization state
|
|
|
|
*/
|
|
|
|
enum CPUDumpFlags {
|
|
|
|
CPU_DUMP_CODE = 0x00010000,
|
|
|
|
CPU_DUMP_FPU = 0x00020000,
|
|
|
|
CPU_DUMP_CCOP = 0x00040000,
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* cpu_dump_state:
|
|
|
|
* @cpu: The CPU whose state is to be dumped.
|
|
|
|
* @f: File to dump to.
|
|
|
|
* @cpu_fprintf: Function to dump with.
|
|
|
|
* @flags: Flags what to dump.
|
|
|
|
*
|
|
|
|
* Dumps CPU state.
|
|
|
|
*/
|
|
|
|
void cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
|
|
|
|
int flags);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* cpu_dump_statistics:
|
|
|
|
* @cpu: The CPU whose state is to be dumped.
|
|
|
|
* @f: File to dump to.
|
|
|
|
* @cpu_fprintf: Function to dump with.
|
|
|
|
* @flags: Flags what to dump.
|
|
|
|
*
|
|
|
|
* Dumps CPU statistics.
|
|
|
|
*/
|
|
|
|
void cpu_dump_statistics(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
|
|
|
|
int flags);
|
|
|
|
|
2013-06-29 20:55:54 +04:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
/**
|
|
|
|
* cpu_get_phys_page_debug:
|
|
|
|
* @cpu: The CPU to obtain the physical page address for.
|
|
|
|
* @addr: The virtual address.
|
|
|
|
*
|
|
|
|
* Obtains the physical page corresponding to a virtual one.
|
|
|
|
* Use it only for debugging because no protection checks are done.
|
|
|
|
*
|
|
|
|
* Returns: Corresponding physical page address or -1 if no page found.
|
|
|
|
*/
|
|
|
|
static inline hwaddr cpu_get_phys_page_debug(CPUState *cpu, vaddr addr)
|
|
|
|
{
|
|
|
|
CPUClass *cc = CPU_GET_CLASS(cpu);
|
|
|
|
|
|
|
|
return cc->get_phys_page_debug(cpu, addr);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-01-28 19:39:52 +04:00
|
|
|
/**
|
|
|
|
* cpu_reset:
|
|
|
|
* @cpu: The CPU whose state is to be reset.
|
|
|
|
*/
|
|
|
|
void cpu_reset(CPUState *cpu);
|
|
|
|
|
2013-01-21 21:26:21 +04:00
|
|
|
/**
|
|
|
|
* cpu_class_by_name:
|
|
|
|
* @typename: The CPU base type.
|
|
|
|
* @cpu_model: The model string without any parameters.
|
|
|
|
*
|
|
|
|
* Looks up a CPU #ObjectClass matching name @cpu_model.
|
|
|
|
*
|
|
|
|
* Returns: A #CPUClass or %NULL if not matching class is found.
|
|
|
|
*/
|
|
|
|
ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model);
|
|
|
|
|
2014-03-04 06:17:10 +04:00
|
|
|
/**
|
|
|
|
* cpu_generic_init:
|
|
|
|
* @typename: The CPU base type.
|
|
|
|
* @cpu_model: The model string including optional parameters.
|
|
|
|
*
|
|
|
|
* Instantiates a CPU, processes optional parameters and realizes the CPU.
|
|
|
|
*
|
|
|
|
* Returns: A #CPUState or %NULL if an error occurred.
|
|
|
|
*/
|
|
|
|
CPUState *cpu_generic_init(const char *typename, const char *cpu_model);
|
|
|
|
|
2012-05-03 08:43:49 +04:00
|
|
|
/**
|
2013-08-25 20:53:55 +04:00
|
|
|
* cpu_has_work:
|
2012-05-03 08:43:49 +04:00
|
|
|
* @cpu: The vCPU to check.
|
|
|
|
*
|
|
|
|
* Checks whether the CPU has work to do.
|
|
|
|
*
|
|
|
|
* Returns: %true if the CPU has work, %false otherwise.
|
|
|
|
*/
|
2013-08-25 20:53:55 +04:00
|
|
|
static inline bool cpu_has_work(CPUState *cpu)
|
|
|
|
{
|
|
|
|
CPUClass *cc = CPU_GET_CLASS(cpu);
|
|
|
|
|
|
|
|
g_assert(cc->has_work);
|
|
|
|
return cc->has_work(cpu);
|
|
|
|
}
|
2012-05-03 08:43:49 +04:00
|
|
|
|
2012-05-03 00:23:49 +04:00
|
|
|
/**
|
|
|
|
* qemu_cpu_is_self:
|
|
|
|
* @cpu: The vCPU to check against.
|
|
|
|
*
|
|
|
|
* Checks whether the caller is executing on the vCPU thread.
|
|
|
|
*
|
|
|
|
* Returns: %true if called from @cpu's thread, %false otherwise.
|
|
|
|
*/
|
|
|
|
bool qemu_cpu_is_self(CPUState *cpu);
|
|
|
|
|
2012-05-03 06:34:15 +04:00
|
|
|
/**
|
|
|
|
* qemu_cpu_kick:
|
|
|
|
* @cpu: The vCPU to kick.
|
|
|
|
*
|
|
|
|
* Kicks @cpu's thread.
|
|
|
|
*/
|
|
|
|
void qemu_cpu_kick(CPUState *cpu);
|
|
|
|
|
2012-05-03 01:38:39 +04:00
|
|
|
/**
|
|
|
|
* cpu_is_stopped:
|
|
|
|
* @cpu: The CPU to check.
|
|
|
|
*
|
|
|
|
* Checks whether the CPU is stopped.
|
|
|
|
*
|
|
|
|
* Returns: %true if run state is not running or if artificially stopped;
|
|
|
|
* %false otherwise.
|
|
|
|
*/
|
|
|
|
bool cpu_is_stopped(CPUState *cpu);
|
|
|
|
|
2012-05-03 16:58:47 +04:00
|
|
|
/**
|
|
|
|
* run_on_cpu:
|
|
|
|
* @cpu: The vCPU to run on.
|
|
|
|
* @func: The function to be executed.
|
|
|
|
* @data: Data to pass to the function.
|
|
|
|
*
|
|
|
|
* Schedules the function @func for execution on the vCPU @cpu.
|
|
|
|
*/
|
|
|
|
void run_on_cpu(CPUState *cpu, void (*func)(void *data), void *data);
|
|
|
|
|
2013-06-24 13:49:41 +04:00
|
|
|
/**
|
|
|
|
* async_run_on_cpu:
|
|
|
|
* @cpu: The vCPU to run on.
|
|
|
|
* @func: The function to be executed.
|
|
|
|
* @data: Data to pass to the function.
|
|
|
|
*
|
|
|
|
* Schedules the function @func for execution on the vCPU @cpu asynchronously.
|
|
|
|
*/
|
|
|
|
void async_run_on_cpu(CPUState *cpu, void (*func)(void *data), void *data);
|
|
|
|
|
2012-12-17 22:47:15 +04:00
|
|
|
/**
|
|
|
|
* qemu_get_cpu:
|
|
|
|
* @index: The CPUState@cpu_index value of the CPU to obtain.
|
|
|
|
*
|
|
|
|
* Gets a CPU matching @index.
|
|
|
|
*
|
|
|
|
* Returns: The CPU or %NULL if there is no matching CPU.
|
|
|
|
*/
|
|
|
|
CPUState *qemu_get_cpu(int index);
|
|
|
|
|
2013-04-25 18:05:24 +04:00
|
|
|
/**
|
|
|
|
* cpu_exists:
|
|
|
|
* @id: Guest-exposed CPU ID to lookup.
|
|
|
|
*
|
|
|
|
* Search for CPU with specified ID.
|
|
|
|
*
|
|
|
|
* Returns: %true - CPU is found, %false - CPU isn't found.
|
|
|
|
*/
|
|
|
|
bool cpu_exists(int64_t id);
|
|
|
|
|
2013-01-18 18:03:43 +04:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
|
|
|
|
typedef void (*CPUInterruptHandler)(CPUState *, int);
|
|
|
|
|
|
|
|
extern CPUInterruptHandler cpu_interrupt_handler;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* cpu_interrupt:
|
|
|
|
* @cpu: The CPU to set an interrupt on.
|
|
|
|
* @mask: The interupts to set.
|
|
|
|
*
|
|
|
|
* Invokes the interrupt handler.
|
|
|
|
*/
|
|
|
|
static inline void cpu_interrupt(CPUState *cpu, int mask)
|
|
|
|
{
|
|
|
|
cpu_interrupt_handler(cpu, mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else /* USER_ONLY */
|
|
|
|
|
|
|
|
void cpu_interrupt(CPUState *cpu, int mask);
|
|
|
|
|
|
|
|
#endif /* USER_ONLY */
|
|
|
|
|
2014-03-28 21:14:58 +04:00
|
|
|
#ifdef CONFIG_SOFTMMU
|
2013-05-27 08:49:53 +04:00
|
|
|
static inline void cpu_unassigned_access(CPUState *cpu, hwaddr addr,
|
|
|
|
bool is_write, bool is_exec,
|
|
|
|
int opaque, unsigned size)
|
|
|
|
{
|
|
|
|
CPUClass *cc = CPU_GET_CLASS(cpu);
|
|
|
|
|
|
|
|
if (cc->do_unassigned_access) {
|
|
|
|
cc->do_unassigned_access(cpu, addr, is_write, is_exec, opaque, size);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-03-28 21:14:58 +04:00
|
|
|
static inline void cpu_unaligned_access(CPUState *cpu, vaddr addr,
|
|
|
|
int is_write, int is_user,
|
|
|
|
uintptr_t retaddr)
|
|
|
|
{
|
|
|
|
CPUClass *cc = CPU_GET_CLASS(cpu);
|
|
|
|
|
|
|
|
return cc->do_unaligned_access(cpu, addr, is_write, is_user, retaddr);
|
|
|
|
}
|
2013-05-27 08:49:53 +04:00
|
|
|
#endif
|
|
|
|
|
2013-01-18 01:30:20 +04:00
|
|
|
/**
|
|
|
|
* cpu_reset_interrupt:
|
|
|
|
* @cpu: The CPU to clear the interrupt on.
|
|
|
|
* @mask: The interrupt mask to clear.
|
|
|
|
*
|
|
|
|
* Resets interrupts on the vCPU @cpu.
|
|
|
|
*/
|
|
|
|
void cpu_reset_interrupt(CPUState *cpu, int mask);
|
|
|
|
|
2013-05-17 20:26:54 +04:00
|
|
|
/**
|
|
|
|
* cpu_exit:
|
|
|
|
* @cpu: The CPU to exit.
|
|
|
|
*
|
|
|
|
* Requests the CPU @cpu to exit execution.
|
|
|
|
*/
|
|
|
|
void cpu_exit(CPUState *cpu);
|
|
|
|
|
2013-04-23 12:29:37 +04:00
|
|
|
/**
|
|
|
|
* cpu_resume:
|
|
|
|
* @cpu: The CPU to resume.
|
|
|
|
*
|
|
|
|
* Resumes CPU, i.e. puts CPU into runnable state.
|
|
|
|
*/
|
|
|
|
void cpu_resume(CPUState *cpu);
|
2012-01-28 19:39:52 +04:00
|
|
|
|
2013-05-27 05:23:24 +04:00
|
|
|
/**
|
|
|
|
* qemu_init_vcpu:
|
|
|
|
* @cpu: The vCPU to initialize.
|
|
|
|
*
|
|
|
|
* Initializes a vCPU.
|
|
|
|
*/
|
|
|
|
void qemu_init_vcpu(CPUState *cpu);
|
|
|
|
|
2013-06-24 20:41:06 +04:00
|
|
|
#define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */
|
|
|
|
#define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */
|
|
|
|
#define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* cpu_single_step:
|
|
|
|
* @cpu: CPU to the flags for.
|
|
|
|
* @enabled: Flags to enable.
|
|
|
|
*
|
|
|
|
* Enables or disables single-stepping for @cpu.
|
|
|
|
*/
|
|
|
|
void cpu_single_step(CPUState *cpu, int enabled);
|
|
|
|
|
2013-09-02 19:26:20 +04:00
|
|
|
/* Breakpoint/watchpoint flags */
|
|
|
|
#define BP_MEM_READ 0x01
|
|
|
|
#define BP_MEM_WRITE 0x02
|
|
|
|
#define BP_MEM_ACCESS (BP_MEM_READ | BP_MEM_WRITE)
|
|
|
|
#define BP_STOP_BEFORE_ACCESS 0x04
|
2014-09-12 17:06:48 +04:00
|
|
|
/* 0x08 currently unused */
|
2013-09-02 19:26:20 +04:00
|
|
|
#define BP_GDB 0x10
|
|
|
|
#define BP_CPU 0x20
|
2014-09-12 17:06:48 +04:00
|
|
|
#define BP_WATCHPOINT_HIT_READ 0x40
|
|
|
|
#define BP_WATCHPOINT_HIT_WRITE 0x80
|
|
|
|
#define BP_WATCHPOINT_HIT (BP_WATCHPOINT_HIT_READ | BP_WATCHPOINT_HIT_WRITE)
|
2013-09-02 19:26:20 +04:00
|
|
|
|
|
|
|
int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
|
|
|
|
CPUBreakpoint **breakpoint);
|
|
|
|
int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags);
|
|
|
|
void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint);
|
|
|
|
void cpu_breakpoint_remove_all(CPUState *cpu, int mask);
|
|
|
|
|
2013-09-02 18:57:02 +04:00
|
|
|
int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
|
|
|
|
int flags, CPUWatchpoint **watchpoint);
|
|
|
|
int cpu_watchpoint_remove(CPUState *cpu, vaddr addr,
|
|
|
|
vaddr len, int flags);
|
|
|
|
void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint);
|
|
|
|
void cpu_watchpoint_remove_all(CPUState *cpu, int mask);
|
|
|
|
|
2013-09-03 19:38:47 +04:00
|
|
|
void QEMU_NORETURN cpu_abort(CPUState *cpu, const char *fmt, ...)
|
|
|
|
GCC_FMT_ATTR(2, 3);
|
|
|
|
|
2013-06-17 06:09:11 +04:00
|
|
|
#ifdef CONFIG_SOFTMMU
|
|
|
|
extern const struct VMStateDescription vmstate_cpu_common;
|
|
|
|
#else
|
|
|
|
#define vmstate_cpu_common vmstate_dummy
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define VMSTATE_CPU() { \
|
|
|
|
.name = "parent_obj", \
|
|
|
|
.size = sizeof(CPUState), \
|
|
|
|
.vmsd = &vmstate_cpu_common, \
|
|
|
|
.flags = VMS_STRUCT, \
|
|
|
|
.offset = 0, \
|
|
|
|
}
|
|
|
|
|
2012-01-28 19:39:52 +04:00
|
|
|
#endif
|