2003-03-07 02:23:54 +03:00
|
|
|
/*
|
|
|
|
* i386 emulator main execution loop
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2005-04-07 00:47:48 +04:00
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
2003-03-07 02:23:54 +03:00
|
|
|
*
|
2003-03-23 23:17:16 +03:00
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
2003-03-07 02:23:54 +03:00
|
|
|
*
|
2003-03-23 23:17:16 +03:00
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
2003-03-07 02:23:54 +03:00
|
|
|
*
|
2003-03-23 23:17:16 +03:00
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-17 00:47:01 +04:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2003-03-07 02:23:54 +03:00
|
|
|
*/
|
2003-06-15 23:51:39 +04:00
|
|
|
#include "config.h"
|
2003-10-01 00:57:29 +04:00
|
|
|
#include "exec.h"
|
2003-04-30 00:40:53 +04:00
|
|
|
#include "disas.h"
|
2008-05-10 14:55:51 +04:00
|
|
|
#include "tcg.h"
|
2008-11-05 19:04:33 +03:00
|
|
|
#include "kvm.h"
|
2003-03-07 02:23:54 +03:00
|
|
|
|
2004-04-26 01:21:33 +04:00
|
|
|
#if !defined(CONFIG_SOFTMMU)
|
|
|
|
#undef EAX
|
|
|
|
#undef ECX
|
|
|
|
#undef EDX
|
|
|
|
#undef EBX
|
|
|
|
#undef ESP
|
|
|
|
#undef EBP
|
|
|
|
#undef ESI
|
|
|
|
#undef EDI
|
|
|
|
#undef EIP
|
|
|
|
#include <signal.h>
|
2008-10-26 23:33:16 +03:00
|
|
|
#ifdef __linux__
|
2004-04-26 01:21:33 +04:00
|
|
|
#include <sys/ucontext.h>
|
|
|
|
#endif
|
2008-10-26 23:33:16 +03:00
|
|
|
#endif
|
2004-04-26 01:21:33 +04:00
|
|
|
|
2009-07-27 18:12:40 +04:00
|
|
|
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
|
2008-05-17 11:38:10 +04:00
|
|
|
// Work around ugly bugs in glibc that mangle global register contents
|
|
|
|
#undef env
|
|
|
|
#define env cpu_single_env
|
|
|
|
#endif
|
|
|
|
|
2003-11-20 01:12:02 +03:00
|
|
|
int tb_invalidated_flag;
|
|
|
|
|
2009-07-27 18:13:05 +04:00
|
|
|
//#define CONFIG_DEBUG_EXEC
|
2003-03-23 19:49:39 +03:00
|
|
|
//#define DEBUG_SIGNAL
|
2003-03-07 02:23:54 +03:00
|
|
|
|
2009-04-24 22:03:20 +04:00
|
|
|
int qemu_cpu_has_work(CPUState *env)
|
|
|
|
{
|
|
|
|
return cpu_has_work(env);
|
|
|
|
}
|
|
|
|
|
2003-06-15 23:51:39 +04:00
|
|
|
void cpu_loop_exit(void)
|
|
|
|
{
|
2007-06-03 21:44:37 +04:00
|
|
|
/* NOTE: the register at this point must be saved by hand because
|
|
|
|
longjmp restore them */
|
|
|
|
regs_to_env();
|
2003-06-15 23:51:39 +04:00
|
|
|
longjmp(env->jmp_env, 1);
|
|
|
|
}
|
2007-06-03 21:44:37 +04:00
|
|
|
|
2004-04-26 01:21:33 +04:00
|
|
|
/* exit the current TB from a signal handler. The host registers are
|
|
|
|
restored in a state compatible with the CPU emulator
|
|
|
|
*/
|
2007-09-17 01:08:06 +04:00
|
|
|
void cpu_resume_from_signal(CPUState *env1, void *puc)
|
2004-04-26 01:21:33 +04:00
|
|
|
{
|
|
|
|
#if !defined(CONFIG_SOFTMMU)
|
2008-10-26 23:33:16 +03:00
|
|
|
#ifdef __linux__
|
2004-04-26 01:21:33 +04:00
|
|
|
struct ucontext *uc = puc;
|
2008-10-26 23:33:16 +03:00
|
|
|
#elif defined(__OpenBSD__)
|
|
|
|
struct sigcontext *uc = puc;
|
|
|
|
#endif
|
2004-04-26 01:21:33 +04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
env = env1;
|
|
|
|
|
|
|
|
/* XXX: restore cpu registers saved in host registers */
|
|
|
|
|
|
|
|
#if !defined(CONFIG_SOFTMMU)
|
|
|
|
if (puc) {
|
|
|
|
/* XXX: use siglongjmp ? */
|
2008-10-26 23:33:16 +03:00
|
|
|
#ifdef __linux__
|
2004-04-26 01:21:33 +04:00
|
|
|
sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
|
2008-10-26 23:33:16 +03:00
|
|
|
#elif defined(__OpenBSD__)
|
|
|
|
sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
|
|
|
|
#endif
|
2004-04-26 01:21:33 +04:00
|
|
|
}
|
|
|
|
#endif
|
2008-12-19 15:49:13 +03:00
|
|
|
env->exception_index = -1;
|
2004-04-26 01:21:33 +04:00
|
|
|
longjmp(env->jmp_env, 1);
|
|
|
|
}
|
|
|
|
|
2008-06-29 05:03:05 +04:00
|
|
|
/* Execute the code without caching the generated code. An interpreter
|
|
|
|
could be used if available. */
|
|
|
|
static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
|
|
|
|
{
|
|
|
|
unsigned long next_tb;
|
|
|
|
TranslationBlock *tb;
|
|
|
|
|
|
|
|
/* Should never happen.
|
|
|
|
We only end up here when an existing TB is too long. */
|
|
|
|
if (max_cycles > CF_COUNT_MASK)
|
|
|
|
max_cycles = CF_COUNT_MASK;
|
|
|
|
|
|
|
|
tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
|
|
|
|
max_cycles);
|
|
|
|
env->current_tb = tb;
|
|
|
|
/* execute the generated code */
|
|
|
|
next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
|
|
|
|
|
|
|
|
if ((next_tb & 3) == 2) {
|
|
|
|
/* Restore PC. This may happen if async event occurs before
|
|
|
|
the TB starts executing. */
|
2008-11-18 22:36:03 +03:00
|
|
|
cpu_pc_from_tb(env, tb);
|
2008-06-29 05:03:05 +04:00
|
|
|
}
|
|
|
|
tb_phys_invalidate(tb, -1);
|
|
|
|
tb_free(tb);
|
|
|
|
}
|
|
|
|
|
2005-11-20 13:35:40 +03:00
|
|
|
static TranslationBlock *tb_find_slow(target_ulong pc,
|
|
|
|
target_ulong cs_base,
|
2007-09-21 02:47:42 +04:00
|
|
|
uint64_t flags)
|
2005-11-20 13:35:40 +03:00
|
|
|
{
|
|
|
|
TranslationBlock *tb, **ptb1;
|
|
|
|
unsigned int h;
|
|
|
|
target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2005-11-20 13:35:40 +03:00
|
|
|
tb_invalidated_flag = 0;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2005-11-20 13:35:40 +03:00
|
|
|
regs_to_env(); /* XXX: do it just before cpu_gen_code() */
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2005-11-20 13:35:40 +03:00
|
|
|
/* find translated block using physical mappings */
|
|
|
|
phys_pc = get_phys_addr_code(env, pc);
|
|
|
|
phys_page1 = phys_pc & TARGET_PAGE_MASK;
|
|
|
|
phys_page2 = -1;
|
|
|
|
h = tb_phys_hash_func(phys_pc);
|
|
|
|
ptb1 = &tb_phys_hash[h];
|
|
|
|
for(;;) {
|
|
|
|
tb = *ptb1;
|
|
|
|
if (!tb)
|
|
|
|
goto not_found;
|
2007-09-17 01:08:06 +04:00
|
|
|
if (tb->pc == pc &&
|
2005-11-20 13:35:40 +03:00
|
|
|
tb->page_addr[0] == phys_page1 &&
|
2007-09-17 01:08:06 +04:00
|
|
|
tb->cs_base == cs_base &&
|
2005-11-20 13:35:40 +03:00
|
|
|
tb->flags == flags) {
|
|
|
|
/* check next page if needed */
|
|
|
|
if (tb->page_addr[1] != -1) {
|
2007-09-17 01:08:06 +04:00
|
|
|
virt_page2 = (pc & TARGET_PAGE_MASK) +
|
2005-11-20 13:35:40 +03:00
|
|
|
TARGET_PAGE_SIZE;
|
|
|
|
phys_page2 = get_phys_addr_code(env, virt_page2);
|
|
|
|
if (tb->page_addr[1] == phys_page2)
|
|
|
|
goto found;
|
|
|
|
} else {
|
|
|
|
goto found;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
ptb1 = &tb->phys_hash_next;
|
|
|
|
}
|
|
|
|
not_found:
|
2008-06-29 05:03:05 +04:00
|
|
|
/* if no translated code available, then translate it now */
|
|
|
|
tb = tb_gen_code(env, pc, cs_base, flags, 0);
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2005-11-20 13:35:40 +03:00
|
|
|
found:
|
|
|
|
/* we add the TB in the virtual pc hash table */
|
|
|
|
env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
|
|
|
|
return tb;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline TranslationBlock *tb_find_fast(void)
|
|
|
|
{
|
|
|
|
TranslationBlock *tb;
|
|
|
|
target_ulong cs_base, pc;
|
2008-11-18 22:46:41 +03:00
|
|
|
int flags;
|
2005-11-20 13:35:40 +03:00
|
|
|
|
|
|
|
/* we record a subset of the CPU state. It will
|
|
|
|
always be the same before a given translated block
|
|
|
|
is executed. */
|
2008-11-18 22:46:41 +03:00
|
|
|
cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
|
2008-02-02 01:18:51 +03:00
|
|
|
tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
|
2008-07-03 21:57:36 +04:00
|
|
|
if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
|
|
|
|
tb->flags != flags)) {
|
2005-11-20 13:35:40 +03:00
|
|
|
tb = tb_find_slow(pc, cs_base, flags);
|
|
|
|
}
|
|
|
|
return tb;
|
|
|
|
}
|
|
|
|
|
2008-11-18 23:50:36 +03:00
|
|
|
static CPUDebugExcpHandler *debug_excp_handler;
|
|
|
|
|
|
|
|
CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
|
|
|
|
{
|
|
|
|
CPUDebugExcpHandler *old_handler = debug_excp_handler;
|
|
|
|
|
|
|
|
debug_excp_handler = handler;
|
|
|
|
return old_handler;
|
|
|
|
}
|
|
|
|
|
2008-11-18 23:37:55 +03:00
|
|
|
static void cpu_handle_debug_exception(CPUState *env)
|
|
|
|
{
|
|
|
|
CPUWatchpoint *wp;
|
|
|
|
|
|
|
|
if (!env->watchpoint_hit)
|
2009-09-12 11:36:22 +04:00
|
|
|
QTAILQ_FOREACH(wp, &env->watchpoints, entry)
|
2008-11-18 23:37:55 +03:00
|
|
|
wp->flags &= ~BP_WATCHPOINT_HIT;
|
2008-11-18 23:50:36 +03:00
|
|
|
|
|
|
|
if (debug_excp_handler)
|
|
|
|
debug_excp_handler(env);
|
2008-11-18 23:37:55 +03:00
|
|
|
}
|
|
|
|
|
2003-03-07 02:23:54 +03:00
|
|
|
/* main execution loop */
|
|
|
|
|
2003-06-15 23:51:39 +04:00
|
|
|
int cpu_exec(CPUState *env1)
|
2003-03-07 02:23:54 +03:00
|
|
|
{
|
2007-02-04 16:37:44 +03:00
|
|
|
#define DECLARE_HOST_REGS 1
|
|
|
|
#include "hostregs_helper.h"
|
2005-11-20 13:35:40 +03:00
|
|
|
int ret, interrupt_request;
|
|
|
|
TranslationBlock *tb;
|
2005-01-04 02:35:10 +03:00
|
|
|
uint8_t *tc_ptr;
|
2008-06-08 00:50:51 +04:00
|
|
|
unsigned long next_tb;
|
2003-06-09 19:28:00 +04:00
|
|
|
|
2007-06-03 21:44:37 +04:00
|
|
|
if (cpu_halted(env1) == EXCP_HALTED)
|
|
|
|
return EXCP_HALTED;
|
2005-11-24 00:02:53 +03:00
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
cpu_single_env = env1;
|
2005-11-22 02:25:50 +03:00
|
|
|
|
2003-03-07 02:23:54 +03:00
|
|
|
/* first we save global registers */
|
2007-02-04 16:37:44 +03:00
|
|
|
#define SAVE_HOST_REGS 1
|
|
|
|
#include "hostregs_helper.h"
|
2005-01-04 02:35:10 +03:00
|
|
|
env = env1;
|
2003-06-15 23:51:39 +04:00
|
|
|
|
2004-10-13 02:01:28 +04:00
|
|
|
env_to_regs();
|
2007-06-03 22:45:53 +04:00
|
|
|
#if defined(TARGET_I386)
|
2003-03-23 19:49:39 +03:00
|
|
|
/* put eflags in CPU temporary format */
|
2003-03-29 19:52:44 +03:00
|
|
|
CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
|
|
|
|
DF = 1 - (2 * ((env->eflags >> 10) & 1));
|
2003-03-23 19:49:39 +03:00
|
|
|
CC_OP = CC_OP_EFLAGS;
|
2003-03-29 19:52:44 +03:00
|
|
|
env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
|
2003-10-01 00:57:29 +04:00
|
|
|
#elif defined(TARGET_SPARC)
|
2006-10-22 04:18:54 +04:00
|
|
|
#elif defined(TARGET_M68K)
|
|
|
|
env->cc_op = CC_OP_FLAGS;
|
|
|
|
env->cc_dest = env->sr & 0xf;
|
|
|
|
env->cc_x = (env->sr >> 4) & 1;
|
2007-06-03 22:45:53 +04:00
|
|
|
#elif defined(TARGET_ALPHA)
|
|
|
|
#elif defined(TARGET_ARM)
|
|
|
|
#elif defined(TARGET_PPC)
|
2009-05-20 23:31:33 +04:00
|
|
|
#elif defined(TARGET_MICROBLAZE)
|
2005-07-02 18:58:51 +04:00
|
|
|
#elif defined(TARGET_MIPS)
|
2006-04-28 01:07:38 +04:00
|
|
|
#elif defined(TARGET_SH4)
|
2007-10-08 17:16:14 +04:00
|
|
|
#elif defined(TARGET_CRIS)
|
2006-04-28 01:07:38 +04:00
|
|
|
/* XXXXX */
|
2003-06-15 23:51:39 +04:00
|
|
|
#else
|
|
|
|
#error unsupported target CPU
|
|
|
|
#endif
|
2003-06-24 17:22:59 +04:00
|
|
|
env->exception_index = -1;
|
2003-05-10 17:13:54 +04:00
|
|
|
|
2003-03-07 02:23:54 +03:00
|
|
|
/* prepare setjmp context for exception handling */
|
2003-06-24 17:22:59 +04:00
|
|
|
for(;;) {
|
|
|
|
if (setjmp(env->jmp_env) == 0) {
|
2009-07-27 18:12:40 +04:00
|
|
|
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
|
2009-04-04 11:41:20 +04:00
|
|
|
#undef env
|
|
|
|
env = cpu_single_env;
|
|
|
|
#define env cpu_single_env
|
|
|
|
#endif
|
2004-02-04 02:35:10 +03:00
|
|
|
env->current_tb = NULL;
|
2003-06-24 17:22:59 +04:00
|
|
|
/* if an exception is pending, we execute it here */
|
|
|
|
if (env->exception_index >= 0) {
|
|
|
|
if (env->exception_index >= EXCP_INTERRUPT) {
|
|
|
|
/* exit request from the cpu execution loop */
|
|
|
|
ret = env->exception_index;
|
2008-11-18 23:37:55 +03:00
|
|
|
if (ret == EXCP_DEBUG)
|
|
|
|
cpu_handle_debug_exception(env);
|
2003-06-24 17:22:59 +04:00
|
|
|
break;
|
2009-01-14 22:40:27 +03:00
|
|
|
} else {
|
|
|
|
#if defined(CONFIG_USER_ONLY)
|
2003-06-24 17:22:59 +04:00
|
|
|
/* if user mode only, we simulate a fake exception
|
2006-12-07 21:28:42 +03:00
|
|
|
which will be handled outside the cpu execution
|
2003-06-24 17:22:59 +04:00
|
|
|
loop */
|
2003-06-25 20:12:37 +04:00
|
|
|
#if defined(TARGET_I386)
|
2007-09-17 01:08:06 +04:00
|
|
|
do_interrupt_user(env->exception_index,
|
|
|
|
env->exception_is_int,
|
|
|
|
env->error_code,
|
2003-06-24 17:22:59 +04:00
|
|
|
env->exception_next_eip);
|
2008-05-12 16:04:40 +04:00
|
|
|
/* successfully delivered */
|
|
|
|
env->old_exception = -1;
|
2003-06-25 20:12:37 +04:00
|
|
|
#endif
|
2003-06-24 17:22:59 +04:00
|
|
|
ret = env->exception_index;
|
|
|
|
break;
|
2009-01-14 22:40:27 +03:00
|
|
|
#else
|
2003-06-25 20:12:37 +04:00
|
|
|
#if defined(TARGET_I386)
|
2003-06-24 17:22:59 +04:00
|
|
|
/* simulate a real cpu exception. On i386, it can
|
|
|
|
trigger new exceptions, but we do not handle
|
|
|
|
double or triple faults yet. */
|
2007-09-17 01:08:06 +04:00
|
|
|
do_interrupt(env->exception_index,
|
|
|
|
env->exception_is_int,
|
|
|
|
env->error_code,
|
2003-08-21 01:34:35 +04:00
|
|
|
env->exception_next_eip, 0);
|
2007-04-01 00:28:52 +04:00
|
|
|
/* successfully delivered */
|
|
|
|
env->old_exception = -1;
|
2004-01-05 02:53:18 +03:00
|
|
|
#elif defined(TARGET_PPC)
|
|
|
|
do_interrupt(env);
|
2009-05-20 23:31:33 +04:00
|
|
|
#elif defined(TARGET_MICROBLAZE)
|
|
|
|
do_interrupt(env);
|
2005-07-02 18:58:51 +04:00
|
|
|
#elif defined(TARGET_MIPS)
|
|
|
|
do_interrupt(env);
|
2004-10-01 02:22:08 +04:00
|
|
|
#elif defined(TARGET_SPARC)
|
2008-05-27 21:35:30 +04:00
|
|
|
do_interrupt(env);
|
2005-11-26 13:38:39 +03:00
|
|
|
#elif defined(TARGET_ARM)
|
|
|
|
do_interrupt(env);
|
2006-04-28 01:07:38 +04:00
|
|
|
#elif defined(TARGET_SH4)
|
|
|
|
do_interrupt(env);
|
2007-04-05 11:22:49 +04:00
|
|
|
#elif defined(TARGET_ALPHA)
|
|
|
|
do_interrupt(env);
|
2007-10-08 17:16:14 +04:00
|
|
|
#elif defined(TARGET_CRIS)
|
|
|
|
do_interrupt(env);
|
2007-05-23 23:58:11 +04:00
|
|
|
#elif defined(TARGET_M68K)
|
|
|
|
do_interrupt(0);
|
2009-01-14 22:40:27 +03:00
|
|
|
#endif
|
2003-06-25 20:12:37 +04:00
|
|
|
#endif
|
2003-06-24 17:22:59 +04:00
|
|
|
}
|
|
|
|
env->exception_index = -1;
|
2007-09-17 01:08:06 +04:00
|
|
|
}
|
2005-02-11 01:05:51 +03:00
|
|
|
|
2008-11-05 19:04:33 +03:00
|
|
|
if (kvm_enabled()) {
|
2008-11-10 18:55:14 +03:00
|
|
|
kvm_cpu_exec(env);
|
|
|
|
longjmp(env->jmp_env, 1);
|
2008-11-05 19:04:33 +03:00
|
|
|
}
|
|
|
|
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0; /* force lookup of first TB */
|
2003-06-24 17:22:59 +04:00
|
|
|
for(;;) {
|
2003-06-30 17:12:32 +04:00
|
|
|
interrupt_request = env->interrupt_request;
|
2008-11-06 21:54:46 +03:00
|
|
|
if (unlikely(interrupt_request)) {
|
|
|
|
if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
|
|
|
|
/* Mask out external interrupts for this step. */
|
|
|
|
interrupt_request &= ~(CPU_INTERRUPT_HARD |
|
|
|
|
CPU_INTERRUPT_FIQ |
|
|
|
|
CPU_INTERRUPT_SMI |
|
|
|
|
CPU_INTERRUPT_NMI);
|
|
|
|
}
|
2007-03-17 02:58:11 +03:00
|
|
|
if (interrupt_request & CPU_INTERRUPT_DEBUG) {
|
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
|
|
|
|
env->exception_index = EXCP_DEBUG;
|
|
|
|
cpu_loop_exit();
|
|
|
|
}
|
2007-05-01 05:28:01 +04:00
|
|
|
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
|
2009-05-20 23:31:33 +04:00
|
|
|
defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
|
|
|
|
defined(TARGET_MICROBLAZE)
|
2007-05-01 05:28:01 +04:00
|
|
|
if (interrupt_request & CPU_INTERRUPT_HALT) {
|
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_HALT;
|
|
|
|
env->halted = 1;
|
|
|
|
env->exception_index = EXCP_HLT;
|
|
|
|
cpu_loop_exit();
|
|
|
|
}
|
|
|
|
#endif
|
2003-06-30 17:12:32 +04:00
|
|
|
#if defined(TARGET_I386)
|
2009-06-18 00:26:59 +04:00
|
|
|
if (interrupt_request & CPU_INTERRUPT_INIT) {
|
|
|
|
svm_check_intercept(SVM_EXIT_INIT);
|
|
|
|
do_cpu_init(env);
|
|
|
|
env->exception_index = EXCP_HALTED;
|
|
|
|
cpu_loop_exit();
|
|
|
|
} else if (interrupt_request & CPU_INTERRUPT_SIPI) {
|
|
|
|
do_cpu_sipi(env);
|
|
|
|
} else if (env->hflags2 & HF2_GIF_MASK) {
|
2008-06-04 21:02:19 +04:00
|
|
|
if ((interrupt_request & CPU_INTERRUPT_SMI) &&
|
|
|
|
!(env->hflags & HF_SMM_MASK)) {
|
|
|
|
svm_check_intercept(SVM_EXIT_SMI);
|
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_SMI;
|
|
|
|
do_smm_enter();
|
|
|
|
next_tb = 0;
|
|
|
|
} else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
|
|
|
|
!(env->hflags2 & HF2_NMI_MASK)) {
|
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_NMI;
|
|
|
|
env->hflags2 |= HF2_NMI_MASK;
|
|
|
|
do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
|
|
|
|
next_tb = 0;
|
2009-06-23 06:05:14 +04:00
|
|
|
} else if (interrupt_request & CPU_INTERRUPT_MCE) {
|
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_MCE;
|
|
|
|
do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
|
|
|
|
next_tb = 0;
|
2008-06-04 21:02:19 +04:00
|
|
|
} else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
|
|
|
|
(((env->hflags2 & HF2_VINTR_MASK) &&
|
|
|
|
(env->hflags2 & HF2_HIF_MASK)) ||
|
|
|
|
(!(env->hflags2 & HF2_VINTR_MASK) &&
|
|
|
|
(env->eflags & IF_MASK &&
|
|
|
|
!(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
|
|
|
|
int intno;
|
|
|
|
svm_check_intercept(SVM_EXIT_INTR);
|
|
|
|
env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
|
|
|
|
intno = cpu_get_pic_interrupt(env);
|
2009-01-16 01:34:14 +03:00
|
|
|
qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
|
2009-07-27 18:12:40 +04:00
|
|
|
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
|
2009-04-04 11:41:20 +04:00
|
|
|
#undef env
|
|
|
|
env = cpu_single_env;
|
|
|
|
#define env cpu_single_env
|
|
|
|
#endif
|
2008-06-04 21:02:19 +04:00
|
|
|
do_interrupt(intno, 0, 0, 0, 1);
|
|
|
|
/* ensure that no TB jump will be modified as
|
|
|
|
the program flow was changed */
|
|
|
|
next_tb = 0;
|
2007-09-23 19:28:04 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2008-06-04 21:02:19 +04:00
|
|
|
} else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
|
|
|
|
(env->eflags & IF_MASK) &&
|
|
|
|
!(env->hflags & HF_INHIBIT_IRQ_MASK)) {
|
|
|
|
int intno;
|
|
|
|
/* FIXME: this should respect TPR */
|
|
|
|
svm_check_intercept(SVM_EXIT_VINTR);
|
|
|
|
intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
|
2009-01-16 01:34:14 +03:00
|
|
|
qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
|
2008-06-04 21:02:19 +04:00
|
|
|
do_interrupt(intno, 0, 0, 0, 1);
|
2008-12-13 15:33:02 +03:00
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
|
2008-06-04 21:02:19 +04:00
|
|
|
next_tb = 0;
|
2003-07-01 03:18:22 +04:00
|
|
|
#endif
|
2008-06-04 21:02:19 +04:00
|
|
|
}
|
2003-06-30 17:12:32 +04:00
|
|
|
}
|
2004-01-05 02:53:18 +03:00
|
|
|
#elif defined(TARGET_PPC)
|
2004-05-21 16:59:32 +04:00
|
|
|
#if 0
|
|
|
|
if ((interrupt_request & CPU_INTERRUPT_RESET)) {
|
|
|
|
cpu_ppc_reset(env);
|
|
|
|
}
|
|
|
|
#endif
|
2007-03-30 13:38:04 +04:00
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD) {
|
2007-04-10 02:45:36 +04:00
|
|
|
ppc_hw_interrupt(env);
|
|
|
|
if (env->pending_interrupts == 0)
|
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_HARD;
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2004-01-05 02:53:18 +03:00
|
|
|
}
|
2009-05-20 23:31:33 +04:00
|
|
|
#elif defined(TARGET_MICROBLAZE)
|
|
|
|
if ((interrupt_request & CPU_INTERRUPT_HARD)
|
|
|
|
&& (env->sregs[SR_MSR] & MSR_IE)
|
|
|
|
&& !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
|
|
|
|
&& !(env->iflags & (D_FLAG | IMM_FLAG))) {
|
|
|
|
env->exception_index = EXCP_IRQ;
|
|
|
|
do_interrupt(env);
|
|
|
|
next_tb = 0;
|
|
|
|
}
|
2005-07-02 18:58:51 +04:00
|
|
|
#elif defined(TARGET_MIPS)
|
|
|
|
if ((interrupt_request & CPU_INTERRUPT_HARD) &&
|
2007-03-30 20:44:54 +04:00
|
|
|
(env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
|
2005-07-02 18:58:51 +04:00
|
|
|
(env->CP0_Status & (1 << CP0St_IE)) &&
|
2007-03-30 20:44:54 +04:00
|
|
|
!(env->CP0_Status & (1 << CP0St_EXL)) &&
|
|
|
|
!(env->CP0_Status & (1 << CP0St_ERL)) &&
|
2005-07-02 18:58:51 +04:00
|
|
|
!(env->hflags & MIPS_HFLAG_DM)) {
|
|
|
|
/* Raise it */
|
|
|
|
env->exception_index = EXCP_EXT_INTERRUPT;
|
|
|
|
env->error_code = 0;
|
|
|
|
do_interrupt(env);
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2005-07-02 18:58:51 +04:00
|
|
|
}
|
2004-10-01 02:22:08 +04:00
|
|
|
#elif defined(TARGET_SPARC)
|
2005-04-07 00:47:48 +04:00
|
|
|
if ((interrupt_request & CPU_INTERRUPT_HARD) &&
|
2009-07-12 12:35:31 +04:00
|
|
|
cpu_interrupts_enabled(env)) {
|
2005-04-07 00:47:48 +04:00
|
|
|
int pil = env->interrupt_index & 15;
|
|
|
|
int type = env->interrupt_index & 0xf0;
|
|
|
|
|
|
|
|
if (((type == TT_EXTINT) &&
|
|
|
|
(pil == 15 || pil > env->psrpil)) ||
|
|
|
|
type != TT_EXTINT) {
|
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_HARD;
|
2008-05-27 21:35:30 +04:00
|
|
|
env->exception_index = env->interrupt_index;
|
|
|
|
do_interrupt(env);
|
2005-04-07 00:47:48 +04:00
|
|
|
env->interrupt_index = 0;
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2005-04-07 00:47:48 +04:00
|
|
|
}
|
2004-10-01 02:22:08 +04:00
|
|
|
} else if (interrupt_request & CPU_INTERRUPT_TIMER) {
|
|
|
|
//do_interrupt(0, 0, 0, 0, 0);
|
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
|
2007-05-01 05:28:01 +04:00
|
|
|
}
|
2005-11-26 13:38:39 +03:00
|
|
|
#elif defined(TARGET_ARM)
|
|
|
|
if (interrupt_request & CPU_INTERRUPT_FIQ
|
|
|
|
&& !(env->uncached_cpsr & CPSR_F)) {
|
|
|
|
env->exception_index = EXCP_FIQ;
|
|
|
|
do_interrupt(env);
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2005-11-26 13:38:39 +03:00
|
|
|
}
|
2007-11-11 03:04:49 +03:00
|
|
|
/* ARMv7-M interrupt return works by loading a magic value
|
|
|
|
into the PC. On real hardware the load causes the
|
|
|
|
return to occur. The qemu implementation performs the
|
|
|
|
jump normally, then does the exception return when the
|
|
|
|
CPU tries to execute code at the magic address.
|
|
|
|
This will cause the magic PC value to be pushed to
|
|
|
|
the stack if an interrupt occured at the wrong time.
|
|
|
|
We avoid this by disabling interrupts when
|
|
|
|
pc contains a magic address. */
|
2005-11-26 13:38:39 +03:00
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD
|
2007-11-11 03:04:49 +03:00
|
|
|
&& ((IS_M(env) && env->regs[15] < 0xfffffff0)
|
|
|
|
|| !(env->uncached_cpsr & CPSR_I))) {
|
2005-11-26 13:38:39 +03:00
|
|
|
env->exception_index = EXCP_IRQ;
|
|
|
|
do_interrupt(env);
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2005-11-26 13:38:39 +03:00
|
|
|
}
|
2006-04-28 01:07:38 +04:00
|
|
|
#elif defined(TARGET_SH4)
|
2007-12-02 09:18:24 +03:00
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD) {
|
|
|
|
do_interrupt(env);
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2007-12-02 09:18:24 +03:00
|
|
|
}
|
2007-04-05 11:22:49 +04:00
|
|
|
#elif defined(TARGET_ALPHA)
|
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD) {
|
|
|
|
do_interrupt(env);
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2007-04-05 11:22:49 +04:00
|
|
|
}
|
2007-10-08 17:16:14 +04:00
|
|
|
#elif defined(TARGET_CRIS)
|
2008-06-10 03:18:06 +04:00
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD
|
|
|
|
&& (env->pregs[PR_CCS] & I_FLAG)) {
|
|
|
|
env->exception_index = EXCP_IRQ;
|
|
|
|
do_interrupt(env);
|
|
|
|
next_tb = 0;
|
|
|
|
}
|
|
|
|
if (interrupt_request & CPU_INTERRUPT_NMI
|
|
|
|
&& (env->pregs[PR_CCS] & M_FLAG)) {
|
|
|
|
env->exception_index = EXCP_NMI;
|
2007-10-08 17:16:14 +04:00
|
|
|
do_interrupt(env);
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2007-10-08 17:16:14 +04:00
|
|
|
}
|
2007-05-23 23:58:11 +04:00
|
|
|
#elif defined(TARGET_M68K)
|
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD
|
|
|
|
&& ((env->sr & SR_I) >> SR_I_SHIFT)
|
|
|
|
< env->pending_level) {
|
|
|
|
/* Real hardware gets the interrupt vector via an
|
|
|
|
IACK cycle at this point. Current emulated
|
|
|
|
hardware doesn't rely on this, so we
|
|
|
|
provide/save the vector when the interrupt is
|
|
|
|
first signalled. */
|
|
|
|
env->exception_index = env->pending_vector;
|
|
|
|
do_interrupt(1);
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2007-05-23 23:58:11 +04:00
|
|
|
}
|
2003-06-30 17:12:32 +04:00
|
|
|
#endif
|
2006-05-23 02:03:52 +04:00
|
|
|
/* Don't use the cached interupt_request value,
|
|
|
|
do_interrupt may have updated the EXITTB flag. */
|
2005-11-26 13:38:39 +03:00
|
|
|
if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
|
2004-02-17 00:58:54 +03:00
|
|
|
env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
|
|
|
|
/* ensure that no TB jump will be modified as
|
|
|
|
the program flow was changed */
|
2008-05-04 10:38:18 +04:00
|
|
|
next_tb = 0;
|
2004-02-17 00:58:54 +03:00
|
|
|
}
|
2009-03-07 00:48:00 +03:00
|
|
|
}
|
|
|
|
if (unlikely(env->exit_request)) {
|
|
|
|
env->exit_request = 0;
|
|
|
|
env->exception_index = EXCP_INTERRUPT;
|
|
|
|
cpu_loop_exit();
|
2003-06-24 17:22:59 +04:00
|
|
|
}
|
2009-07-27 18:13:05 +04:00
|
|
|
#ifdef CONFIG_DEBUG_EXEC
|
2009-01-16 01:36:53 +03:00
|
|
|
if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
|
2003-06-24 17:22:59 +04:00
|
|
|
/* restore flags in standard format */
|
2007-06-03 22:45:53 +04:00
|
|
|
regs_to_env();
|
|
|
|
#if defined(TARGET_I386)
|
2008-11-17 17:43:54 +03:00
|
|
|
env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, X86_DUMP_CCOP);
|
2003-06-24 17:22:59 +04:00
|
|
|
env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
|
2003-06-15 23:51:39 +04:00
|
|
|
#elif defined(TARGET_ARM)
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, 0);
|
2003-10-01 00:57:29 +04:00
|
|
|
#elif defined(TARGET_SPARC)
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, 0);
|
2003-11-23 20:05:30 +03:00
|
|
|
#elif defined(TARGET_PPC)
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, 0);
|
2006-10-22 04:18:54 +04:00
|
|
|
#elif defined(TARGET_M68K)
|
|
|
|
cpu_m68k_flush_flags(env, env->cc_op);
|
|
|
|
env->cc_op = CC_OP_FLAGS;
|
|
|
|
env->sr = (env->sr & 0xffe0)
|
|
|
|
| env->cc_dest | (env->cc_x << 4);
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, 0);
|
2009-05-20 23:31:33 +04:00
|
|
|
#elif defined(TARGET_MICROBLAZE)
|
|
|
|
log_cpu_state(env, 0);
|
2005-07-02 18:58:51 +04:00
|
|
|
#elif defined(TARGET_MIPS)
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, 0);
|
2006-04-28 01:07:38 +04:00
|
|
|
#elif defined(TARGET_SH4)
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, 0);
|
2007-04-05 11:22:49 +04:00
|
|
|
#elif defined(TARGET_ALPHA)
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, 0);
|
2007-10-08 17:16:14 +04:00
|
|
|
#elif defined(TARGET_CRIS)
|
2009-01-16 01:34:14 +03:00
|
|
|
log_cpu_state(env, 0);
|
2003-06-15 23:51:39 +04:00
|
|
|
#else
|
2007-09-17 01:08:06 +04:00
|
|
|
#error unsupported target CPU
|
2003-06-15 23:51:39 +04:00
|
|
|
#endif
|
2003-06-24 17:22:59 +04:00
|
|
|
}
|
2003-03-07 02:23:54 +03:00
|
|
|
#endif
|
2008-06-08 00:50:51 +04:00
|
|
|
spin_lock(&tb_lock);
|
2005-11-20 13:35:40 +03:00
|
|
|
tb = tb_find_fast();
|
2008-06-08 00:50:51 +04:00
|
|
|
/* Note: we do it here to avoid a gcc bug on Mac OS X when
|
|
|
|
doing it in tb_find_slow */
|
|
|
|
if (tb_invalidated_flag) {
|
|
|
|
/* as some TB could have been invalidated because
|
|
|
|
of memory exceptions while generating the code, we
|
|
|
|
must recompute the hash index here */
|
|
|
|
next_tb = 0;
|
2008-06-29 05:03:05 +04:00
|
|
|
tb_invalidated_flag = 0;
|
2008-06-08 00:50:51 +04:00
|
|
|
}
|
2009-07-27 18:13:05 +04:00
|
|
|
#ifdef CONFIG_DEBUG_EXEC
|
2009-01-16 01:34:14 +03:00
|
|
|
qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
|
|
|
|
(long)tb->tc_ptr, tb->pc,
|
|
|
|
lookup_symbol(tb->pc));
|
2003-05-10 17:13:54 +04:00
|
|
|
#endif
|
2005-11-20 13:35:40 +03:00
|
|
|
/* see if we can patch the calling TB. When the TB
|
|
|
|
spans two pages, we cannot safely do a direct
|
|
|
|
jump. */
|
2005-01-04 02:35:10 +03:00
|
|
|
{
|
2009-08-11 02:07:24 +04:00
|
|
|
if (next_tb != 0 && tb->page_addr[1] == -1) {
|
2008-05-04 10:38:18 +04:00
|
|
|
tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
|
2003-06-24 17:22:59 +04:00
|
|
|
}
|
2005-01-04 02:35:10 +03:00
|
|
|
}
|
2008-06-08 00:50:51 +04:00
|
|
|
spin_unlock(&tb_lock);
|
2003-06-25 20:12:37 +04:00
|
|
|
env->current_tb = tb;
|
2008-11-04 17:18:13 +03:00
|
|
|
|
|
|
|
/* cpu_interrupt might be called while translating the
|
|
|
|
TB, but before it is linked into a potentially
|
|
|
|
infinite loop and becomes env->current_tb. Avoid
|
|
|
|
starting execution if there is a pending interrupt. */
|
2009-03-07 00:48:00 +03:00
|
|
|
if (unlikely (env->exit_request))
|
2008-11-04 17:18:13 +03:00
|
|
|
env->current_tb = NULL;
|
|
|
|
|
2008-06-29 05:03:05 +04:00
|
|
|
while (env->current_tb) {
|
|
|
|
tc_ptr = tb->tc_ptr;
|
2003-06-24 17:22:59 +04:00
|
|
|
/* execute the generated code */
|
2009-07-27 18:12:40 +04:00
|
|
|
#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
|
2008-05-17 11:38:10 +04:00
|
|
|
#undef env
|
2008-06-29 05:03:05 +04:00
|
|
|
env = cpu_single_env;
|
2008-05-17 11:38:10 +04:00
|
|
|
#define env cpu_single_env
|
|
|
|
#endif
|
2008-06-29 05:03:05 +04:00
|
|
|
next_tb = tcg_qemu_tb_exec(tc_ptr);
|
|
|
|
env->current_tb = NULL;
|
|
|
|
if ((next_tb & 3) == 2) {
|
2008-06-30 21:22:19 +04:00
|
|
|
/* Instruction counter expired. */
|
2008-06-29 05:03:05 +04:00
|
|
|
int insns_left;
|
|
|
|
tb = (TranslationBlock *)(long)(next_tb & ~3);
|
|
|
|
/* Restore PC. */
|
2008-11-18 22:36:03 +03:00
|
|
|
cpu_pc_from_tb(env, tb);
|
2008-06-29 05:03:05 +04:00
|
|
|
insns_left = env->icount_decr.u32;
|
|
|
|
if (env->icount_extra && insns_left >= 0) {
|
|
|
|
/* Refill decrementer and continue execution. */
|
|
|
|
env->icount_extra += insns_left;
|
|
|
|
if (env->icount_extra > 0xffff) {
|
|
|
|
insns_left = 0xffff;
|
|
|
|
} else {
|
|
|
|
insns_left = env->icount_extra;
|
|
|
|
}
|
|
|
|
env->icount_extra -= insns_left;
|
|
|
|
env->icount_decr.u16.low = insns_left;
|
|
|
|
} else {
|
|
|
|
if (insns_left > 0) {
|
|
|
|
/* Execute remaining instructions. */
|
|
|
|
cpu_exec_nocache(insns_left, tb);
|
|
|
|
}
|
|
|
|
env->exception_index = EXCP_INTERRUPT;
|
|
|
|
next_tb = 0;
|
|
|
|
cpu_loop_exit();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2003-08-11 01:48:43 +04:00
|
|
|
/* reset soft MMU for next block (it can currently
|
|
|
|
only be set by a memory fault) */
|
2007-06-03 22:52:15 +04:00
|
|
|
} /* for(;;) */
|
2003-06-24 17:22:59 +04:00
|
|
|
} else {
|
2004-10-13 02:01:28 +04:00
|
|
|
env_to_regs();
|
2003-03-07 02:23:54 +03:00
|
|
|
}
|
2003-06-24 17:22:59 +04:00
|
|
|
} /* for(;;) */
|
|
|
|
|
2003-03-07 02:23:54 +03:00
|
|
|
|
2003-06-15 23:51:39 +04:00
|
|
|
#if defined(TARGET_I386)
|
2003-03-23 19:49:39 +03:00
|
|
|
/* restore flags in standard format */
|
2008-11-17 17:43:54 +03:00
|
|
|
env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
|
2003-06-15 23:51:39 +04:00
|
|
|
#elif defined(TARGET_ARM)
|
2005-02-22 22:27:29 +03:00
|
|
|
/* XXX: Save/restore host fpu exception state?. */
|
2003-10-01 00:57:29 +04:00
|
|
|
#elif defined(TARGET_SPARC)
|
2003-11-23 20:05:30 +03:00
|
|
|
#elif defined(TARGET_PPC)
|
2006-10-22 04:18:54 +04:00
|
|
|
#elif defined(TARGET_M68K)
|
|
|
|
cpu_m68k_flush_flags(env, env->cc_op);
|
|
|
|
env->cc_op = CC_OP_FLAGS;
|
|
|
|
env->sr = (env->sr & 0xffe0)
|
|
|
|
| env->cc_dest | (env->cc_x << 4);
|
2009-05-20 23:31:33 +04:00
|
|
|
#elif defined(TARGET_MICROBLAZE)
|
2005-07-02 18:58:51 +04:00
|
|
|
#elif defined(TARGET_MIPS)
|
2006-04-28 01:07:38 +04:00
|
|
|
#elif defined(TARGET_SH4)
|
2007-04-05 11:22:49 +04:00
|
|
|
#elif defined(TARGET_ALPHA)
|
2007-10-08 17:16:14 +04:00
|
|
|
#elif defined(TARGET_CRIS)
|
2006-04-28 01:07:38 +04:00
|
|
|
/* XXXXX */
|
2003-06-15 23:51:39 +04:00
|
|
|
#else
|
|
|
|
#error unsupported target CPU
|
|
|
|
#endif
|
2007-02-04 16:37:44 +03:00
|
|
|
|
|
|
|
/* restore global registers */
|
|
|
|
#include "hostregs_helper.h"
|
|
|
|
|
2005-11-22 02:25:50 +03:00
|
|
|
/* fail safe : never use cpu_single_env outside cpu_exec() */
|
2007-09-17 01:08:06 +04:00
|
|
|
cpu_single_env = NULL;
|
2003-03-07 02:23:54 +03:00
|
|
|
return ret;
|
|
|
|
}
|
2003-03-16 21:05:05 +03:00
|
|
|
|
2004-04-26 01:21:33 +04:00
|
|
|
/* must only be called from the generated code as an exception can be
|
|
|
|
generated */
|
|
|
|
void tb_invalidate_page_range(target_ulong start, target_ulong end)
|
|
|
|
{
|
2004-06-22 22:43:30 +04:00
|
|
|
/* XXX: cannot enable it yet because it yields to MMU exception
|
|
|
|
where NIP != read address on PowerPC */
|
|
|
|
#if 0
|
2004-04-26 01:21:33 +04:00
|
|
|
target_ulong phys_addr;
|
|
|
|
phys_addr = get_phys_addr_code(env, start);
|
|
|
|
tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
|
2004-06-22 22:43:30 +04:00
|
|
|
#endif
|
2004-04-26 01:21:33 +04:00
|
|
|
}
|
|
|
|
|
2003-10-30 04:07:51 +03:00
|
|
|
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
|
2003-06-15 23:51:39 +04:00
|
|
|
|
2003-03-16 21:05:05 +03:00
|
|
|
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
|
|
|
|
{
|
|
|
|
CPUX86State *saved_env;
|
|
|
|
|
|
|
|
saved_env = env;
|
|
|
|
env = s;
|
2003-07-26 22:01:40 +04:00
|
|
|
if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
|
2003-05-28 03:29:48 +04:00
|
|
|
selector &= 0xffff;
|
2007-09-17 01:08:06 +04:00
|
|
|
cpu_x86_load_seg_cache(env, seg_reg, selector,
|
2005-01-04 02:35:10 +03:00
|
|
|
(selector << 4), 0xffff, 0);
|
2003-05-28 03:29:48 +04:00
|
|
|
} else {
|
2008-05-13 02:05:33 +04:00
|
|
|
helper_load_seg(seg_reg, selector);
|
2003-05-28 03:29:48 +04:00
|
|
|
}
|
2003-03-16 21:05:05 +03:00
|
|
|
env = saved_env;
|
|
|
|
}
|
2003-03-23 19:49:39 +03:00
|
|
|
|
2007-11-12 01:16:56 +03:00
|
|
|
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
|
2003-05-30 00:04:28 +04:00
|
|
|
{
|
|
|
|
CPUX86State *saved_env;
|
|
|
|
|
|
|
|
saved_env = env;
|
|
|
|
env = s;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2007-11-12 01:16:56 +03:00
|
|
|
helper_fsave(ptr, data32);
|
2003-05-30 00:04:28 +04:00
|
|
|
|
|
|
|
env = saved_env;
|
|
|
|
}
|
|
|
|
|
2007-11-12 01:16:56 +03:00
|
|
|
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
|
2003-05-30 00:04:28 +04:00
|
|
|
{
|
|
|
|
CPUX86State *saved_env;
|
|
|
|
|
|
|
|
saved_env = env;
|
|
|
|
env = s;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2007-11-12 01:16:56 +03:00
|
|
|
helper_frstor(ptr, data32);
|
2003-05-30 00:04:28 +04:00
|
|
|
|
|
|
|
env = saved_env;
|
|
|
|
}
|
|
|
|
|
2003-06-15 23:51:39 +04:00
|
|
|
#endif /* TARGET_I386 */
|
|
|
|
|
2004-04-01 03:37:16 +04:00
|
|
|
#if !defined(CONFIG_SOFTMMU)
|
|
|
|
|
2003-06-24 17:22:59 +04:00
|
|
|
#if defined(TARGET_I386)
|
2009-08-11 00:37:36 +04:00
|
|
|
#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
|
|
|
|
#else
|
|
|
|
#define EXCEPTION_ACTION cpu_loop_exit()
|
|
|
|
#endif
|
2003-06-24 17:22:59 +04:00
|
|
|
|
2003-05-08 19:38:04 +04:00
|
|
|
/* 'pc' is the host PC at which the exception was raised. 'address' is
|
2003-05-14 23:00:11 +04:00
|
|
|
the effective address of the memory exception. 'is_write' is 1 if a
|
|
|
|
write caused the exception and otherwise 0'. 'old_set' is the
|
|
|
|
signal set which should be restored */
|
2003-05-15 03:01:10 +04:00
|
|
|
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
|
2007-09-17 01:08:06 +04:00
|
|
|
int is_write, sigset_t *old_set,
|
2004-02-17 00:58:54 +03:00
|
|
|
void *puc)
|
2003-03-23 19:49:39 +03:00
|
|
|
{
|
2003-05-28 03:29:48 +04:00
|
|
|
TranslationBlock *tb;
|
|
|
|
int ret;
|
2003-06-30 17:12:32 +04:00
|
|
|
|
2003-06-25 20:12:37 +04:00
|
|
|
if (cpu_single_env)
|
|
|
|
env = cpu_single_env; /* XXX: find a correct solution for multithread */
|
2003-05-14 23:00:11 +04:00
|
|
|
#if defined(DEBUG_SIGNAL)
|
2007-09-17 01:08:06 +04:00
|
|
|
qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
|
2004-02-17 00:58:54 +03:00
|
|
|
pc, address, is_write, *(unsigned long *)old_set);
|
2003-03-23 19:49:39 +03:00
|
|
|
#endif
|
2003-05-15 01:50:54 +04:00
|
|
|
/* XXX: locking issue */
|
2006-03-25 22:31:22 +03:00
|
|
|
if (is_write && page_unprotect(h2g(address), pc, puc)) {
|
2003-05-14 23:00:11 +04:00
|
|
|
return 1;
|
|
|
|
}
|
2004-04-26 01:21:33 +04:00
|
|
|
|
2003-06-24 17:22:59 +04:00
|
|
|
/* see if it is an MMU fault */
|
2009-08-11 00:37:36 +04:00
|
|
|
ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
|
2005-02-08 02:12:27 +03:00
|
|
|
if (ret < 0)
|
|
|
|
return 0; /* not an MMU fault */
|
|
|
|
if (ret == 0)
|
|
|
|
return 1; /* the MMU fault was handled without causing real CPU fault */
|
|
|
|
/* now we have a real cpu fault */
|
|
|
|
tb = tb_find_pc(pc);
|
|
|
|
if (tb) {
|
|
|
|
/* the PC is inside the translated code. It means that we have
|
|
|
|
a virtual CPU fault */
|
|
|
|
cpu_restore_state(tb, env, pc, puc);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* we restore the process signal mask as the sigreturn should
|
|
|
|
do it (XXX: use sigsetjmp) */
|
|
|
|
sigprocmask(SIG_SETMASK, old_set, NULL);
|
2009-08-11 00:37:36 +04:00
|
|
|
EXCEPTION_ACTION;
|
2006-10-22 04:18:54 +04:00
|
|
|
|
|
|
|
/* never comes here */
|
2003-11-23 20:05:30 +03:00
|
|
|
return 1;
|
|
|
|
}
|
2005-07-02 18:58:51 +04:00
|
|
|
|
2003-05-15 03:01:10 +04:00
|
|
|
#if defined(__i386__)
|
|
|
|
|
2007-02-06 00:41:46 +03:00
|
|
|
#if defined(__APPLE__)
|
|
|
|
# include <sys/ucontext.h>
|
|
|
|
|
|
|
|
# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
|
|
|
|
# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
|
|
|
|
# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
|
2009-04-10 11:29:34 +04:00
|
|
|
# define MASK_sig(context) ((context)->uc_sigmask)
|
2009-10-17 02:34:26 +04:00
|
|
|
#elif defined (__NetBSD__)
|
|
|
|
# include <ucontext.h>
|
|
|
|
|
|
|
|
# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
|
|
|
|
# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
|
|
|
|
# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
|
|
|
|
# define MASK_sig(context) ((context)->uc_sigmask)
|
|
|
|
#elif defined (__FreeBSD__) || defined(__DragonFly__)
|
|
|
|
# include <ucontext.h>
|
|
|
|
|
|
|
|
# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
|
|
|
|
# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
|
|
|
|
# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
|
|
|
|
# define MASK_sig(context) ((context)->uc_sigmask)
|
2009-04-10 11:29:34 +04:00
|
|
|
#elif defined(__OpenBSD__)
|
|
|
|
# define EIP_sig(context) ((context)->sc_eip)
|
|
|
|
# define TRAP_sig(context) ((context)->sc_trapno)
|
|
|
|
# define ERROR_sig(context) ((context)->sc_err)
|
|
|
|
# define MASK_sig(context) ((context)->sc_mask)
|
2007-02-06 00:41:46 +03:00
|
|
|
#else
|
|
|
|
# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
|
|
|
|
# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
|
|
|
|
# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
|
2009-04-10 11:29:34 +04:00
|
|
|
# define MASK_sig(context) ((context)->uc_sigmask)
|
2007-02-06 00:41:46 +03:00
|
|
|
#endif
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2003-06-15 23:51:39 +04:00
|
|
|
void *puc)
|
2003-03-23 19:49:39 +03:00
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2009-10-17 02:34:26 +04:00
|
|
|
#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
|
|
|
|
ucontext_t *uc = puc;
|
|
|
|
#elif defined(__OpenBSD__)
|
2009-04-10 11:29:34 +04:00
|
|
|
struct sigcontext *uc = puc;
|
|
|
|
#else
|
2003-03-23 19:49:39 +03:00
|
|
|
struct ucontext *uc = puc;
|
2009-04-10 11:29:34 +04:00
|
|
|
#endif
|
2003-03-23 19:49:39 +03:00
|
|
|
unsigned long pc;
|
2004-02-17 00:58:54 +03:00
|
|
|
int trapno;
|
2004-02-26 02:19:55 +03:00
|
|
|
|
2003-03-25 00:58:34 +03:00
|
|
|
#ifndef REG_EIP
|
|
|
|
/* for glibc 2.1 */
|
2003-05-14 23:00:11 +04:00
|
|
|
#define REG_EIP EIP
|
|
|
|
#define REG_ERR ERR
|
|
|
|
#define REG_TRAPNO TRAPNO
|
2003-03-25 00:58:34 +03:00
|
|
|
#endif
|
2007-02-06 00:41:46 +03:00
|
|
|
pc = EIP_sig(uc);
|
|
|
|
trapno = TRAP_sig(uc);
|
2007-11-08 17:25:03 +03:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
|
|
|
trapno == 0xe ?
|
|
|
|
(ERROR_sig(uc) >> 1) & 1 : 0,
|
2009-04-10 11:29:34 +04:00
|
|
|
&MASK_sig(uc), puc);
|
2003-05-15 03:01:10 +04:00
|
|
|
}
|
|
|
|
|
2004-03-18 02:46:04 +03:00
|
|
|
#elif defined(__x86_64__)
|
|
|
|
|
2008-12-05 20:55:45 +03:00
|
|
|
#ifdef __NetBSD__
|
2009-04-10 17:00:29 +04:00
|
|
|
#define PC_sig(context) _UC_MACHINE_PC(context)
|
|
|
|
#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
|
|
|
|
#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
|
|
|
|
#define MASK_sig(context) ((context)->uc_sigmask)
|
|
|
|
#elif defined(__OpenBSD__)
|
|
|
|
#define PC_sig(context) ((context)->sc_rip)
|
|
|
|
#define TRAP_sig(context) ((context)->sc_trapno)
|
|
|
|
#define ERROR_sig(context) ((context)->sc_err)
|
|
|
|
#define MASK_sig(context) ((context)->sc_mask)
|
2009-10-17 02:34:26 +04:00
|
|
|
#elif defined (__FreeBSD__) || defined(__DragonFly__)
|
|
|
|
#include <ucontext.h>
|
|
|
|
|
|
|
|
#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
|
|
|
|
#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
|
|
|
|
#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
|
|
|
|
#define MASK_sig(context) ((context)->uc_sigmask)
|
2008-12-05 20:55:45 +03:00
|
|
|
#else
|
2009-04-10 17:00:29 +04:00
|
|
|
#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
|
|
|
|
#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
|
|
|
|
#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
|
|
|
|
#define MASK_sig(context) ((context)->uc_sigmask)
|
2008-12-05 20:55:45 +03:00
|
|
|
#endif
|
|
|
|
|
2007-01-31 15:16:51 +03:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2004-03-18 02:46:04 +03:00
|
|
|
void *puc)
|
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2004-03-18 02:46:04 +03:00
|
|
|
unsigned long pc;
|
2009-10-17 02:34:26 +04:00
|
|
|
#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
|
2008-12-05 20:55:45 +03:00
|
|
|
ucontext_t *uc = puc;
|
2009-04-10 17:00:29 +04:00
|
|
|
#elif defined(__OpenBSD__)
|
|
|
|
struct sigcontext *uc = puc;
|
2008-12-05 20:55:45 +03:00
|
|
|
#else
|
|
|
|
struct ucontext *uc = puc;
|
|
|
|
#endif
|
2004-03-18 02:46:04 +03:00
|
|
|
|
2009-04-10 17:00:29 +04:00
|
|
|
pc = PC_sig(uc);
|
2007-09-17 01:08:06 +04:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
2009-04-10 17:00:29 +04:00
|
|
|
TRAP_sig(uc) == 0xe ?
|
|
|
|
(ERROR_sig(uc) >> 1) & 1 : 0,
|
|
|
|
&MASK_sig(uc), puc);
|
2004-03-18 02:46:04 +03:00
|
|
|
}
|
|
|
|
|
2009-01-14 21:39:49 +03:00
|
|
|
#elif defined(_ARCH_PPC)
|
2003-05-15 03:01:10 +04:00
|
|
|
|
2004-07-06 01:25:26 +04:00
|
|
|
/***********************************************************************
|
|
|
|
* signal context platform-specific definitions
|
|
|
|
* From Wine
|
|
|
|
*/
|
|
|
|
#ifdef linux
|
|
|
|
/* All Registers access - only for local access */
|
|
|
|
# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
|
|
|
|
/* Gpr Registers access */
|
|
|
|
# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
|
|
|
|
# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
|
|
|
|
# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
|
|
|
|
# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
|
|
|
|
# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
|
|
|
|
# define LR_sig(context) REG_sig(link, context) /* Link register */
|
|
|
|
# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
|
|
|
|
/* Float Registers access */
|
|
|
|
# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
|
|
|
|
# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
|
|
|
|
/* Exception Registers access */
|
|
|
|
# define DAR_sig(context) REG_sig(dar, context)
|
|
|
|
# define DSISR_sig(context) REG_sig(dsisr, context)
|
|
|
|
# define TRAP_sig(context) REG_sig(trap, context)
|
|
|
|
#endif /* linux */
|
|
|
|
|
|
|
|
#ifdef __APPLE__
|
|
|
|
# include <sys/ucontext.h>
|
|
|
|
typedef struct ucontext SIGCONTEXT;
|
|
|
|
/* All Registers access - only for local access */
|
|
|
|
# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
|
|
|
|
# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
|
|
|
|
# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
|
|
|
|
# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
|
|
|
|
/* Gpr Registers access */
|
|
|
|
# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
|
|
|
|
# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
|
|
|
|
# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
|
|
|
|
# define CTR_sig(context) REG_sig(ctr, context)
|
|
|
|
# define XER_sig(context) REG_sig(xer, context) /* Link register */
|
|
|
|
# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
|
|
|
|
# define CR_sig(context) REG_sig(cr, context) /* Condition register */
|
|
|
|
/* Float Registers access */
|
|
|
|
# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
|
|
|
|
# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
|
|
|
|
/* Exception Registers access */
|
|
|
|
# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
|
|
|
|
# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
|
|
|
|
# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
|
|
|
|
#endif /* __APPLE__ */
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2003-06-15 23:51:39 +04:00
|
|
|
void *puc)
|
2003-05-15 03:01:10 +04:00
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2003-05-15 01:50:54 +04:00
|
|
|
struct ucontext *uc = puc;
|
|
|
|
unsigned long pc;
|
|
|
|
int is_write;
|
|
|
|
|
2004-07-06 01:25:26 +04:00
|
|
|
pc = IAR_sig(uc);
|
2003-05-15 01:50:54 +04:00
|
|
|
is_write = 0;
|
|
|
|
#if 0
|
|
|
|
/* ppc 4xx case */
|
2004-07-06 01:25:26 +04:00
|
|
|
if (DSISR_sig(uc) & 0x00800000)
|
2003-05-15 01:50:54 +04:00
|
|
|
is_write = 1;
|
|
|
|
#else
|
2004-07-06 01:25:26 +04:00
|
|
|
if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
|
2003-05-15 01:50:54 +04:00
|
|
|
is_write = 1;
|
|
|
|
#endif
|
2007-09-17 01:08:06 +04:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
2004-02-17 00:58:54 +03:00
|
|
|
is_write, &uc->uc_sigmask, puc);
|
2003-05-15 03:01:10 +04:00
|
|
|
}
|
|
|
|
|
2003-06-03 00:38:09 +04:00
|
|
|
#elif defined(__alpha__)
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2003-06-03 00:38:09 +04:00
|
|
|
void *puc)
|
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2003-06-03 00:38:09 +04:00
|
|
|
struct ucontext *uc = puc;
|
|
|
|
uint32_t *pc = uc->uc_mcontext.sc_pc;
|
|
|
|
uint32_t insn = *pc;
|
|
|
|
int is_write = 0;
|
|
|
|
|
2003-06-09 19:28:00 +04:00
|
|
|
/* XXX: need kernel patch to get write flag faster */
|
2003-06-03 00:38:09 +04:00
|
|
|
switch (insn >> 26) {
|
|
|
|
case 0x0d: // stw
|
|
|
|
case 0x0e: // stb
|
|
|
|
case 0x0f: // stq_u
|
|
|
|
case 0x24: // stf
|
|
|
|
case 0x25: // stg
|
|
|
|
case 0x26: // sts
|
|
|
|
case 0x27: // stt
|
|
|
|
case 0x2c: // stl
|
|
|
|
case 0x2d: // stq
|
|
|
|
case 0x2e: // stl_c
|
|
|
|
case 0x2f: // stq_c
|
|
|
|
is_write = 1;
|
|
|
|
}
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
2004-02-17 00:58:54 +03:00
|
|
|
is_write, &uc->uc_sigmask, puc);
|
2003-06-03 00:38:09 +04:00
|
|
|
}
|
2003-06-09 19:28:00 +04:00
|
|
|
#elif defined(__sparc__)
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2003-06-15 23:51:39 +04:00
|
|
|
void *puc)
|
2003-06-09 19:28:00 +04:00
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2003-06-09 19:28:00 +04:00
|
|
|
int is_write;
|
|
|
|
uint32_t insn;
|
2009-07-27 18:12:40 +04:00
|
|
|
#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
|
2008-05-18 10:40:16 +04:00
|
|
|
uint32_t *regs = (uint32_t *)(info + 1);
|
|
|
|
void *sigmask = (regs + 20);
|
2003-06-09 19:28:00 +04:00
|
|
|
/* XXX: is there a standard glibc define ? */
|
2008-05-18 10:40:16 +04:00
|
|
|
unsigned long pc = regs[1];
|
|
|
|
#else
|
2008-10-26 23:33:16 +03:00
|
|
|
#ifdef __linux__
|
2008-05-18 10:40:16 +04:00
|
|
|
struct sigcontext *sc = puc;
|
|
|
|
unsigned long pc = sc->sigc_regs.tpc;
|
|
|
|
void *sigmask = (void *)sc->sigc_mask;
|
2008-10-26 23:33:16 +03:00
|
|
|
#elif defined(__OpenBSD__)
|
|
|
|
struct sigcontext *uc = puc;
|
|
|
|
unsigned long pc = uc->sc_pc;
|
|
|
|
void *sigmask = (void *)(long)uc->sc_mask;
|
|
|
|
#endif
|
2008-05-18 10:40:16 +04:00
|
|
|
#endif
|
|
|
|
|
2003-06-09 19:28:00 +04:00
|
|
|
/* XXX: need kernel patch to get write flag faster */
|
|
|
|
is_write = 0;
|
|
|
|
insn = *(uint32_t *)pc;
|
|
|
|
if ((insn >> 30) == 3) {
|
|
|
|
switch((insn >> 19) & 0x3f) {
|
|
|
|
case 0x05: // stb
|
2009-04-25 23:07:16 +04:00
|
|
|
case 0x15: // stba
|
2003-06-09 19:28:00 +04:00
|
|
|
case 0x06: // sth
|
2009-04-25 23:07:16 +04:00
|
|
|
case 0x16: // stha
|
2003-06-09 19:28:00 +04:00
|
|
|
case 0x04: // st
|
2009-04-25 23:07:16 +04:00
|
|
|
case 0x14: // sta
|
2003-06-09 19:28:00 +04:00
|
|
|
case 0x07: // std
|
2009-04-25 23:07:16 +04:00
|
|
|
case 0x17: // stda
|
|
|
|
case 0x0e: // stx
|
|
|
|
case 0x1e: // stxa
|
2003-06-09 19:28:00 +04:00
|
|
|
case 0x24: // stf
|
2009-04-25 23:07:16 +04:00
|
|
|
case 0x34: // stfa
|
2003-06-09 19:28:00 +04:00
|
|
|
case 0x27: // stdf
|
2009-04-25 23:07:16 +04:00
|
|
|
case 0x37: // stdfa
|
|
|
|
case 0x26: // stqf
|
|
|
|
case 0x36: // stqfa
|
2003-06-09 19:28:00 +04:00
|
|
|
case 0x25: // stfsr
|
2009-04-25 23:07:16 +04:00
|
|
|
case 0x3c: // casa
|
|
|
|
case 0x3e: // casxa
|
2003-06-09 19:28:00 +04:00
|
|
|
is_write = 1;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2007-09-17 01:08:06 +04:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
2004-02-17 00:58:54 +03:00
|
|
|
is_write, sigmask, NULL);
|
2003-06-09 19:28:00 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
#elif defined(__arm__)
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2003-06-15 23:51:39 +04:00
|
|
|
void *puc)
|
2003-06-09 19:28:00 +04:00
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2003-06-09 19:28:00 +04:00
|
|
|
struct ucontext *uc = puc;
|
|
|
|
unsigned long pc;
|
|
|
|
int is_write;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2008-07-08 22:35:02 +04:00
|
|
|
#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
|
2008-06-02 05:01:18 +04:00
|
|
|
pc = uc->uc_mcontext.gregs[R15];
|
|
|
|
#else
|
2008-05-06 18:47:19 +04:00
|
|
|
pc = uc->uc_mcontext.arm_pc;
|
2008-06-02 05:01:18 +04:00
|
|
|
#endif
|
2003-06-09 19:28:00 +04:00
|
|
|
/* XXX: compute is_write */
|
|
|
|
is_write = 0;
|
2007-09-17 01:08:06 +04:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
2003-06-09 19:28:00 +04:00
|
|
|
is_write,
|
2006-07-29 23:09:31 +04:00
|
|
|
&uc->uc_sigmask, puc);
|
2003-06-09 19:28:00 +04:00
|
|
|
}
|
|
|
|
|
2003-08-11 02:14:22 +04:00
|
|
|
#elif defined(__mc68000)
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2003-08-11 02:14:22 +04:00
|
|
|
void *puc)
|
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2003-08-11 02:14:22 +04:00
|
|
|
struct ucontext *uc = puc;
|
|
|
|
unsigned long pc;
|
|
|
|
int is_write;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2003-08-11 02:14:22 +04:00
|
|
|
pc = uc->uc_mcontext.gregs[16];
|
|
|
|
/* XXX: compute is_write */
|
|
|
|
is_write = 0;
|
2007-09-17 01:08:06 +04:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
2003-08-11 02:14:22 +04:00
|
|
|
is_write,
|
2004-02-17 00:58:54 +03:00
|
|
|
&uc->uc_sigmask, puc);
|
2003-08-11 02:14:22 +04:00
|
|
|
}
|
|
|
|
|
2005-04-08 02:20:31 +04:00
|
|
|
#elif defined(__ia64)
|
|
|
|
|
|
|
|
#ifndef __ISR_VALID
|
|
|
|
/* This ought to be in <bits/siginfo.h>... */
|
|
|
|
# define __ISR_VALID 1
|
|
|
|
#endif
|
|
|
|
|
2007-01-31 15:16:51 +03:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
|
2005-04-08 02:20:31 +04:00
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2005-04-08 02:20:31 +04:00
|
|
|
struct ucontext *uc = puc;
|
|
|
|
unsigned long ip;
|
|
|
|
int is_write = 0;
|
|
|
|
|
|
|
|
ip = uc->uc_mcontext.sc_ip;
|
|
|
|
switch (host_signum) {
|
|
|
|
case SIGILL:
|
|
|
|
case SIGFPE:
|
|
|
|
case SIGSEGV:
|
|
|
|
case SIGBUS:
|
|
|
|
case SIGTRAP:
|
2006-04-25 00:32:17 +04:00
|
|
|
if (info->si_code && (info->si_segvflags & __ISR_VALID))
|
2005-04-08 02:20:31 +04:00
|
|
|
/* ISR.W (write-access) is bit 33: */
|
|
|
|
is_write = (info->si_isr >> 33) & 1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return handle_cpu_signal(ip, (unsigned long)info->si_addr,
|
|
|
|
is_write,
|
|
|
|
&uc->uc_sigmask, puc);
|
|
|
|
}
|
|
|
|
|
2005-07-24 19:11:38 +04:00
|
|
|
#elif defined(__s390__)
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2005-07-24 19:11:38 +04:00
|
|
|
void *puc)
|
|
|
|
{
|
2007-01-31 15:16:51 +03:00
|
|
|
siginfo_t *info = pinfo;
|
2005-07-24 19:11:38 +04:00
|
|
|
struct ucontext *uc = puc;
|
|
|
|
unsigned long pc;
|
|
|
|
int is_write;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2005-07-24 19:11:38 +04:00
|
|
|
pc = uc->uc_mcontext.psw.addr;
|
|
|
|
/* XXX: compute is_write */
|
|
|
|
is_write = 0;
|
2007-09-17 01:08:06 +04:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
2007-05-05 23:23:11 +04:00
|
|
|
is_write, &uc->uc_sigmask, puc);
|
|
|
|
}
|
|
|
|
|
|
|
|
#elif defined(__mips__)
|
|
|
|
|
2007-09-17 01:08:06 +04:00
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
2007-05-05 23:23:11 +04:00
|
|
|
void *puc)
|
|
|
|
{
|
2007-05-09 01:05:55 +04:00
|
|
|
siginfo_t *info = pinfo;
|
2007-05-05 23:23:11 +04:00
|
|
|
struct ucontext *uc = puc;
|
|
|
|
greg_t pc = uc->uc_mcontext.pc;
|
|
|
|
int is_write;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2007-05-05 23:23:11 +04:00
|
|
|
/* XXX: compute is_write */
|
|
|
|
is_write = 0;
|
2007-09-17 01:08:06 +04:00
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
2007-05-05 23:23:11 +04:00
|
|
|
is_write, &uc->uc_sigmask, puc);
|
2005-07-24 19:11:38 +04:00
|
|
|
}
|
|
|
|
|
2008-04-13 00:14:54 +04:00
|
|
|
#elif defined(__hppa__)
|
|
|
|
|
|
|
|
int cpu_signal_handler(int host_signum, void *pinfo,
|
|
|
|
void *puc)
|
|
|
|
{
|
|
|
|
struct siginfo *info = pinfo;
|
|
|
|
struct ucontext *uc = puc;
|
|
|
|
unsigned long pc;
|
|
|
|
int is_write;
|
|
|
|
|
|
|
|
pc = uc->uc_mcontext.sc_iaoq[0];
|
|
|
|
/* FIXME: compute is_write */
|
|
|
|
is_write = 0;
|
|
|
|
return handle_cpu_signal(pc, (unsigned long)info->si_addr,
|
|
|
|
is_write,
|
|
|
|
&uc->uc_sigmask, puc);
|
|
|
|
}
|
|
|
|
|
2003-03-23 19:49:39 +03:00
|
|
|
#else
|
2003-05-15 03:01:10 +04:00
|
|
|
|
2003-06-24 17:22:59 +04:00
|
|
|
#error host CPU specific signal handler needed
|
2003-05-15 03:01:10 +04:00
|
|
|
|
2003-03-23 19:49:39 +03:00
|
|
|
#endif
|
2004-04-01 03:37:16 +04:00
|
|
|
|
|
|
|
#endif /* !defined(CONFIG_SOFTMMU) */
|