1998-07-08 02:02:57 +04:00
|
|
|
/* $NetBSD: pci_eb164.c,v 1.21 1998/07/07 22:02:57 thorpej Exp $ */
|
1998-04-18 05:18:37 +04:00
|
|
|
|
|
|
|
/*-
|
|
|
|
* Copyright (c) 1998 The NetBSD Foundation, Inc.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* This code is derived from software contributed to The NetBSD Foundation
|
|
|
|
* by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
|
|
|
|
* NASA Ames Research Center.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
|
|
* must display the following acknowledgement:
|
|
|
|
* This product includes software developed by the NetBSD
|
|
|
|
* Foundation, Inc. and its contributors.
|
|
|
|
* 4. Neither the name of The NetBSD Foundation nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived
|
|
|
|
* from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
|
|
|
|
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
|
|
|
|
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
|
|
|
|
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
|
|
|
|
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
1996-11-12 00:08:10 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Copyright (c) 1995, 1996 Carnegie-Mellon University.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Author: Chris G. Demetriou
|
|
|
|
*
|
|
|
|
* Permission to use, copy, modify and distribute this software and
|
|
|
|
* its documentation is hereby granted, provided that both the copyright
|
|
|
|
* notice and this permission notice appear in all copies of the
|
|
|
|
* software, derivative works or modified versions, and any portions
|
|
|
|
* thereof, and that both notices appear in supporting documentation.
|
|
|
|
*
|
|
|
|
* CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
|
|
|
|
* CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
|
|
|
|
* FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
|
|
|
|
*
|
|
|
|
* Carnegie Mellon requests users of this software to return to
|
|
|
|
*
|
|
|
|
* Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU
|
|
|
|
* School of Computer Science
|
|
|
|
* Carnegie Mellon University
|
|
|
|
* Pittsburgh PA 15213-3890
|
|
|
|
*
|
|
|
|
* any improvements or extensions that they make and grant Carnegie the
|
|
|
|
* rights to redistribute these changes.
|
|
|
|
*/
|
|
|
|
|
1997-04-08 03:39:37 +04:00
|
|
|
#include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
|
|
|
|
|
1998-07-08 02:02:57 +04:00
|
|
|
__KERNEL_RCSID(0, "$NetBSD: pci_eb164.c,v 1.21 1998/07/07 22:02:57 thorpej Exp $");
|
1997-04-07 06:01:16 +04:00
|
|
|
|
1996-11-12 00:08:10 +03:00
|
|
|
#include <sys/types.h>
|
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/time.h>
|
|
|
|
#include <sys/systm.h>
|
|
|
|
#include <sys/errno.h>
|
|
|
|
#include <sys/malloc.h>
|
|
|
|
#include <sys/device.h>
|
|
|
|
#include <sys/syslog.h>
|
|
|
|
|
|
|
|
#include <vm/vm.h>
|
|
|
|
|
|
|
|
#include <machine/autoconf.h>
|
1998-06-05 23:15:41 +04:00
|
|
|
#include <machine/rpb.h>
|
1996-11-12 00:08:10 +03:00
|
|
|
|
|
|
|
#include <dev/pci/pcireg.h>
|
|
|
|
#include <dev/pci/pcivar.h>
|
1998-04-18 05:18:37 +04:00
|
|
|
#include <dev/pci/pciidereg.h>
|
|
|
|
#include <dev/pci/pciidevar.h>
|
1996-11-12 00:08:10 +03:00
|
|
|
|
|
|
|
#include <alpha/pci/ciareg.h>
|
|
|
|
#include <alpha/pci/ciavar.h>
|
|
|
|
|
|
|
|
#include <alpha/pci/pci_eb164.h>
|
|
|
|
|
|
|
|
#ifndef EVCNT_COUNTERS
|
|
|
|
#include <machine/intrcnt.h>
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#include "sio.h"
|
|
|
|
#if NSIO
|
|
|
|
#include <alpha/pci/siovar.h>
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int dec_eb164_intr_map __P((void *, pcitag_t, int, int,
|
|
|
|
pci_intr_handle_t *));
|
|
|
|
const char *dec_eb164_intr_string __P((void *, pci_intr_handle_t));
|
|
|
|
void *dec_eb164_intr_establish __P((void *, pci_intr_handle_t,
|
|
|
|
int, int (*func)(void *), void *));
|
|
|
|
void dec_eb164_intr_disestablish __P((void *, void *));
|
|
|
|
|
1998-04-18 05:18:37 +04:00
|
|
|
void *dec_eb164_pciide_compat_intr_establish __P((void *, struct device *,
|
|
|
|
struct pci_attach_args *, int, int (*)(void *), void *));
|
|
|
|
|
1996-11-17 05:30:25 +03:00
|
|
|
#define EB164_SIO_IRQ 4
|
|
|
|
#define EB164_MAX_IRQ 24
|
|
|
|
#define PCI_STRAY_MAX 5
|
|
|
|
|
|
|
|
struct alpha_shared_intr *eb164_pci_intr;
|
|
|
|
#ifdef EVCNT_COUNTERS
|
|
|
|
struct evcnt eb164_intr_evcnt;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
bus_space_tag_t eb164_intrgate_iot;
|
|
|
|
bus_space_handle_t eb164_intrgate_ioh;
|
|
|
|
|
1996-11-12 00:08:10 +03:00
|
|
|
void eb164_iointr __P((void *framep, unsigned long vec));
|
1996-11-25 06:47:05 +03:00
|
|
|
extern void eb164_intr_enable __P((int irq)); /* pci_eb164_intr.S */
|
|
|
|
extern void eb164_intr_disable __P((int irq)); /* pci_eb164_intr.S */
|
1996-11-12 00:08:10 +03:00
|
|
|
|
|
|
|
void
|
|
|
|
pci_eb164_pickintr(ccp)
|
|
|
|
struct cia_config *ccp;
|
|
|
|
{
|
1997-09-03 00:10:28 +04:00
|
|
|
bus_space_tag_t iot = &ccp->cc_iot;
|
1996-11-12 00:08:10 +03:00
|
|
|
pci_chipset_tag_t pc = &ccp->cc_pc;
|
1996-11-17 05:30:25 +03:00
|
|
|
int i;
|
1996-11-12 00:08:10 +03:00
|
|
|
|
|
|
|
pc->pc_intr_v = ccp;
|
|
|
|
pc->pc_intr_map = dec_eb164_intr_map;
|
|
|
|
pc->pc_intr_string = dec_eb164_intr_string;
|
|
|
|
pc->pc_intr_establish = dec_eb164_intr_establish;
|
|
|
|
pc->pc_intr_disestablish = dec_eb164_intr_disestablish;
|
|
|
|
|
1998-04-18 05:18:37 +04:00
|
|
|
pc->pc_pciide_compat_intr_establish =
|
|
|
|
dec_eb164_pciide_compat_intr_establish;
|
|
|
|
|
1996-11-17 05:30:25 +03:00
|
|
|
eb164_intrgate_iot = iot;
|
|
|
|
if (bus_space_map(eb164_intrgate_iot, 0x804, 3, 0,
|
|
|
|
&eb164_intrgate_ioh) != 0)
|
|
|
|
panic("pci_eb164_pickintr: couldn't map interrupt PLD");
|
|
|
|
for (i = 0; i < EB164_MAX_IRQ; i++)
|
1996-11-25 06:47:05 +03:00
|
|
|
eb164_intr_disable(i);
|
1996-11-17 05:30:25 +03:00
|
|
|
|
|
|
|
eb164_pci_intr = alpha_shared_intr_alloc(EB164_MAX_IRQ);
|
1998-07-08 01:49:47 +04:00
|
|
|
for (i = 0; i < EB164_MAX_IRQ; i++) {
|
|
|
|
/*
|
|
|
|
* Systems with a Pyxis seem to have problems with
|
|
|
|
* stray interrupts, so just ignore them. Sigh,
|
|
|
|
* I hate buggy hardware.
|
|
|
|
*/
|
1996-11-17 05:30:25 +03:00
|
|
|
alpha_shared_intr_set_maxstrays(eb164_pci_intr, i,
|
1998-07-08 02:02:57 +04:00
|
|
|
(ccp->cc_flags & CCF_ISPYXIS) ? 0 : PCI_STRAY_MAX);
|
1998-07-08 01:49:47 +04:00
|
|
|
}
|
1996-11-17 05:30:25 +03:00
|
|
|
|
1996-11-12 00:08:10 +03:00
|
|
|
#if NSIO
|
1998-04-15 02:20:59 +04:00
|
|
|
sio_intr_setup(pc, iot);
|
1996-11-25 06:47:05 +03:00
|
|
|
eb164_intr_enable(EB164_SIO_IRQ);
|
1996-11-12 00:08:10 +03:00
|
|
|
#endif
|
|
|
|
|
|
|
|
set_iointr(eb164_iointr);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
dec_eb164_intr_map(ccv, bustag, buspin, line, ihp)
|
|
|
|
void *ccv;
|
|
|
|
pcitag_t bustag;
|
|
|
|
int buspin, line;
|
|
|
|
pci_intr_handle_t *ihp;
|
|
|
|
{
|
|
|
|
struct cia_config *ccp = ccv;
|
|
|
|
pci_chipset_tag_t pc = &ccp->cc_pc;
|
1998-05-12 03:36:46 +04:00
|
|
|
int bus, device, function;
|
1998-06-05 23:15:41 +04:00
|
|
|
u_int64_t variation;
|
1997-05-31 09:46:03 +04:00
|
|
|
|
1998-04-25 04:12:44 +04:00
|
|
|
if (buspin == 0) {
|
|
|
|
/* No IRQ used. */
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
if (buspin > 4) {
|
|
|
|
printf("dec_eb164_intr_map: bad interrupt pin %d\n", buspin);
|
|
|
|
return 1;
|
|
|
|
}
|
1996-11-12 00:08:10 +03:00
|
|
|
|
1998-05-12 03:36:46 +04:00
|
|
|
alpha_pci_decompose_tag(pc, bustag, &bus, &device, &function);
|
|
|
|
|
1998-06-05 23:15:41 +04:00
|
|
|
variation = hwrpb->rpb_variation & SV_ST_MASK;
|
|
|
|
|
1998-04-16 23:24:24 +04:00
|
|
|
/*
|
1998-06-05 23:15:41 +04:00
|
|
|
*
|
|
|
|
* The AlphaPC 164 and AlphaPC 164LX have a CMD PCI IDE controller
|
|
|
|
* at bus 0 device 11. These are wired to compatibility mode,
|
|
|
|
* so do not map their interrupts.
|
|
|
|
*
|
|
|
|
* The AlphaPC 164SX has PCI IDE on functions 1 and 2 of the
|
|
|
|
* Cypress PCI-ISA bridge at bus 0 device 8. These, too, are
|
|
|
|
* wired to compatibility mode.
|
|
|
|
*
|
|
|
|
* Real EB164s have ISA IDE on the Super I/O chip.
|
1998-04-16 23:24:24 +04:00
|
|
|
*/
|
1998-06-05 23:15:41 +04:00
|
|
|
if (bus == 0) {
|
|
|
|
if (variation >= SV_ST_ALPHAPC164_366 &&
|
|
|
|
variation <= SV_ST_ALPHAPC164LX_600) {
|
|
|
|
if (device == 8)
|
|
|
|
panic("dec_eb164_intr_map: SIO device");
|
|
|
|
if (device == 11)
|
|
|
|
return (1);
|
|
|
|
} else if (variation >= SV_ST_ALPHAPC164SX_400 &&
|
|
|
|
variation <= SV_ST_ALPHAPC164SX_600) {
|
|
|
|
if (device == 8) {
|
|
|
|
if (function == 0)
|
|
|
|
panic("dec_eb164_intr_map: SIO device");
|
|
|
|
return (1);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
if (device == 8)
|
|
|
|
panic("dec_eb164_intr_map: SIO device");
|
|
|
|
}
|
1998-05-12 03:36:46 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The console places the interrupt mapping in the "line" value.
|
|
|
|
* A value of (char)-1 indicates there is no mapping.
|
|
|
|
*/
|
|
|
|
if (line == 0xff) {
|
|
|
|
printf("dec_eb164_intr_map: no mapping for %d/%d/%d\n",
|
|
|
|
bus, device, function);
|
|
|
|
return (1);
|
1996-11-12 00:08:10 +03:00
|
|
|
}
|
|
|
|
|
1998-05-12 03:36:46 +04:00
|
|
|
if (line > EB164_MAX_IRQ)
|
|
|
|
panic("dec_eb164_intr_map: eb164 irq too large (%d)\n",
|
|
|
|
line);
|
1996-11-12 00:08:10 +03:00
|
|
|
|
1998-05-12 03:36:46 +04:00
|
|
|
*ihp = line;
|
1996-11-12 00:08:10 +03:00
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *
|
|
|
|
dec_eb164_intr_string(ccv, ih)
|
|
|
|
void *ccv;
|
|
|
|
pci_intr_handle_t ih;
|
|
|
|
{
|
1996-11-14 00:13:04 +03:00
|
|
|
#if 0
|
1996-11-12 00:08:10 +03:00
|
|
|
struct cia_config *ccp = ccv;
|
1996-11-14 00:13:04 +03:00
|
|
|
#endif
|
1996-11-12 00:08:10 +03:00
|
|
|
static char irqstr[15]; /* 11 + 2 + NULL + sanity */
|
|
|
|
|
1996-11-17 05:30:25 +03:00
|
|
|
if (ih > EB164_MAX_IRQ)
|
|
|
|
panic("dec_eb164_intr_string: bogus eb164 IRQ 0x%x\n", ih);
|
1996-11-12 00:08:10 +03:00
|
|
|
sprintf(irqstr, "eb164 irq %d", ih);
|
|
|
|
return (irqstr);
|
|
|
|
}
|
|
|
|
|
|
|
|
void *
|
|
|
|
dec_eb164_intr_establish(ccv, ih, level, func, arg)
|
|
|
|
void *ccv, *arg;
|
|
|
|
pci_intr_handle_t ih;
|
|
|
|
int level;
|
|
|
|
int (*func) __P((void *));
|
|
|
|
{
|
1996-11-17 05:30:25 +03:00
|
|
|
#if 0
|
|
|
|
struct cia_config *ccp = ccv;
|
|
|
|
#endif
|
1996-11-12 00:08:10 +03:00
|
|
|
void *cookie;
|
|
|
|
|
1996-11-17 05:30:25 +03:00
|
|
|
if (ih > EB164_MAX_IRQ)
|
|
|
|
panic("dec_eb164_intr_establish: bogus eb164 IRQ 0x%x\n", ih);
|
|
|
|
|
|
|
|
cookie = alpha_shared_intr_establish(eb164_pci_intr, ih, IST_LEVEL,
|
|
|
|
level, func, arg, "eb164 irq");
|
1996-11-12 00:08:10 +03:00
|
|
|
|
1996-11-17 05:30:25 +03:00
|
|
|
if (cookie != NULL && alpha_shared_intr_isactive(eb164_pci_intr, ih))
|
1996-11-25 06:47:05 +03:00
|
|
|
eb164_intr_enable(ih);
|
1996-11-12 00:08:10 +03:00
|
|
|
return (cookie);
|
|
|
|
}
|
|
|
|
|
1996-11-17 05:30:25 +03:00
|
|
|
void
|
1996-11-12 00:08:10 +03:00
|
|
|
dec_eb164_intr_disestablish(ccv, cookie)
|
|
|
|
void *ccv, *cookie;
|
|
|
|
{
|
1996-11-17 05:30:25 +03:00
|
|
|
#if 0
|
|
|
|
struct cia_config *ccp = ccv;
|
|
|
|
#endif
|
1996-11-12 00:08:10 +03:00
|
|
|
|
|
|
|
panic("dec_eb164_intr_disestablish not implemented"); /* XXX */
|
|
|
|
}
|
|
|
|
|
1998-04-18 05:18:37 +04:00
|
|
|
void *
|
|
|
|
dec_eb164_pciide_compat_intr_establish(v, dev, pa, chan, func, arg)
|
|
|
|
void *v;
|
|
|
|
struct device *dev;
|
|
|
|
struct pci_attach_args *pa;
|
|
|
|
int chan;
|
|
|
|
int (*func) __P((void *));
|
|
|
|
void *arg;
|
|
|
|
{
|
|
|
|
pci_chipset_tag_t pc = pa->pa_pc;
|
|
|
|
void *cookie = NULL;
|
|
|
|
int bus, irq;
|
|
|
|
|
|
|
|
alpha_pci_decompose_tag(pc, pa->pa_tag, &bus, NULL, NULL);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If this isn't PCI bus #0, all bets are off.
|
|
|
|
*/
|
|
|
|
if (bus != 0)
|
|
|
|
return (NULL);
|
|
|
|
|
|
|
|
irq = PCIIDE_COMPAT_IRQ(chan);
|
|
|
|
#if NSIO
|
|
|
|
cookie = sio_intr_establish(NULL /*XXX*/, irq, IST_EDGE, IPL_BIO,
|
|
|
|
func, arg);
|
|
|
|
#endif
|
|
|
|
return (cookie);
|
|
|
|
}
|
|
|
|
|
1996-11-12 00:08:10 +03:00
|
|
|
void
|
|
|
|
eb164_iointr(framep, vec)
|
|
|
|
void *framep;
|
|
|
|
unsigned long vec;
|
|
|
|
{
|
1996-11-17 05:30:25 +03:00
|
|
|
int irq;
|
|
|
|
|
|
|
|
if (vec >= 0x900) {
|
|
|
|
if (vec >= 0x900 + (EB164_MAX_IRQ << 4))
|
|
|
|
panic("eb164_iointr: vec 0x%x out of range\n", vec);
|
|
|
|
irq = (vec - 0x900) >> 4;
|
|
|
|
|
|
|
|
#ifdef EVCNT_COUNTERS
|
|
|
|
eb164_intr_evcnt.ev_count++;
|
|
|
|
#else
|
|
|
|
if (EB164_MAX_IRQ != INTRCNT_EB164_IRQ_LEN)
|
|
|
|
panic("eb164 interrupt counter sizes inconsistent");
|
|
|
|
intrcnt[INTRCNT_EB164_IRQ + irq]++;
|
|
|
|
#endif
|
1996-11-12 00:08:10 +03:00
|
|
|
|
1996-11-17 05:30:25 +03:00
|
|
|
if (!alpha_shared_intr_dispatch(eb164_pci_intr, irq)) {
|
|
|
|
alpha_shared_intr_stray(eb164_pci_intr, irq,
|
|
|
|
"eb164 irq");
|
1998-07-08 01:44:57 +04:00
|
|
|
if (ALPHA_SHARED_INTR_DISABLE(&eb164_pci_intr[irq]))
|
1996-11-25 06:47:05 +03:00
|
|
|
eb164_intr_disable(irq);
|
1996-11-17 05:30:25 +03:00
|
|
|
}
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
#if NSIO
|
|
|
|
if (vec >= 0x800) {
|
|
|
|
sio_iointr(framep, vec);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
#endif
|
1996-11-12 00:08:10 +03:00
|
|
|
panic("eb164_iointr: weird vec 0x%x\n", vec);
|
|
|
|
}
|
1996-11-17 05:30:25 +03:00
|
|
|
|
1996-11-25 06:47:05 +03:00
|
|
|
#if 0 /* THIS DOES NOT WORK! see pci_eb164_intr.S. */
|
1996-11-17 05:30:25 +03:00
|
|
|
u_int8_t eb164_intr_mask[3] = { 0xff, 0xff, 0xff };
|
|
|
|
|
|
|
|
void
|
1996-11-25 06:47:05 +03:00
|
|
|
eb164_intr_enable(irq)
|
1996-11-17 05:30:25 +03:00
|
|
|
int irq;
|
|
|
|
{
|
|
|
|
int byte = (irq / 8), bit = (irq % 8);
|
|
|
|
|
|
|
|
#if 1
|
1996-11-25 06:47:05 +03:00
|
|
|
printf("eb164_intr_enable: enabling %d (%d:%d)\n", irq, byte, bit);
|
1996-11-17 05:30:25 +03:00
|
|
|
#endif
|
|
|
|
eb164_intr_mask[byte] &= ~(1 << bit);
|
|
|
|
|
|
|
|
bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
|
|
|
|
eb164_intr_mask[byte]);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
1996-11-25 06:47:05 +03:00
|
|
|
eb164_intr_disable(irq)
|
1996-11-17 05:30:25 +03:00
|
|
|
int irq;
|
|
|
|
{
|
|
|
|
int byte = (irq / 8), bit = (irq % 8);
|
|
|
|
|
|
|
|
#if 1
|
1996-11-25 06:47:05 +03:00
|
|
|
printf("eb164_intr_disable: disabling %d (%d:%d)\n", irq, byte, bit);
|
1996-11-17 05:30:25 +03:00
|
|
|
#endif
|
|
|
|
eb164_intr_mask[byte] |= (1 << bit);
|
|
|
|
|
|
|
|
bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
|
|
|
|
eb164_intr_mask[byte]);
|
|
|
|
}
|
1996-11-25 06:47:05 +03:00
|
|
|
#endif
|