1996-02-14 05:43:54 +03:00
|
|
|
/* $NetBSD: dma.c,v 1.7 1996/02/14 02:44:17 thorpej Exp $ */
|
1994-10-26 10:22:45 +03:00
|
|
|
|
1993-05-13 17:56:20 +04:00
|
|
|
/*
|
1995-12-02 05:46:45 +03:00
|
|
|
* Copyright (c) 1995 Jason R. Thorpe.
|
1994-05-23 09:58:16 +04:00
|
|
|
* Copyright (c) 1982, 1990, 1993
|
|
|
|
* The Regents of the University of California. All rights reserved.
|
1993-05-13 17:56:20 +04:00
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
|
|
* must display the following acknowledgement:
|
|
|
|
* This product includes software developed by the University of
|
|
|
|
* California, Berkeley and its contributors.
|
|
|
|
* 4. Neither the name of the University nor the names of its contributors
|
|
|
|
* may be used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
|
|
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
|
|
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
|
|
* SUCH DAMAGE.
|
|
|
|
*
|
1994-10-26 10:22:45 +03:00
|
|
|
* @(#)dma.c 8.1 (Berkeley) 6/10/93
|
1993-05-13 17:56:20 +04:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DMA driver
|
|
|
|
*/
|
|
|
|
|
1994-05-23 09:58:16 +04:00
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/systm.h>
|
|
|
|
#include <sys/time.h>
|
|
|
|
#include <sys/kernel.h>
|
|
|
|
#include <sys/proc.h>
|
1993-05-13 17:56:20 +04:00
|
|
|
|
1994-05-23 09:58:16 +04:00
|
|
|
#include <machine/cpu.h>
|
1993-05-13 17:56:20 +04:00
|
|
|
|
1994-05-23 09:58:16 +04:00
|
|
|
#include <hp300/dev/device.h>
|
|
|
|
#include <hp300/dev/dmareg.h>
|
|
|
|
#include <hp300/dev/dmavar.h>
|
|
|
|
|
|
|
|
#include <hp300/hp300/isr.h>
|
1993-05-13 17:56:20 +04:00
|
|
|
|
|
|
|
extern void isrlink();
|
|
|
|
extern void _insque();
|
|
|
|
extern void _remque();
|
|
|
|
extern u_int kvtop();
|
|
|
|
extern void PCIA();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The largest single request will be MAXPHYS bytes which will require
|
|
|
|
* at most MAXPHYS/NBPG+1 chain elements to describe, i.e. if none of
|
|
|
|
* the buffer pages are physically contiguous (MAXPHYS/NBPG) and the
|
|
|
|
* buffer is not page aligned (+1).
|
|
|
|
*/
|
|
|
|
#define DMAMAXIO (MAXPHYS/NBPG+1)
|
|
|
|
|
|
|
|
struct dma_chain {
|
|
|
|
int dc_count;
|
|
|
|
char *dc_addr;
|
|
|
|
};
|
|
|
|
|
1995-12-02 05:46:45 +03:00
|
|
|
struct dma_channel {
|
|
|
|
struct dma_softc *dm_softc; /* pointer back to softc */
|
|
|
|
struct dmadevice *dm_hwaddr; /* registers if DMA_C */
|
|
|
|
struct dmaBdevice *dm_Bhwaddr; /* registers if not DMA_C */
|
|
|
|
char dm_flags; /* misc. flags */
|
|
|
|
u_short dm_cmd; /* DMA controller command */
|
|
|
|
struct dma_chain *dm_cur; /* current segment */
|
|
|
|
struct dma_chain *dm_last; /* last segment */
|
|
|
|
struct dma_chain dm_chain[DMAMAXIO]; /* all segments */
|
|
|
|
};
|
|
|
|
|
1993-05-13 17:56:20 +04:00
|
|
|
struct dma_softc {
|
1995-12-02 05:46:45 +03:00
|
|
|
char *sc_xname; /* XXX external name */
|
|
|
|
struct dmareg *sc_dmareg; /* pointer to our hardware */
|
|
|
|
struct dma_channel sc_chan[NDMACHAN]; /* 2 channels */
|
|
|
|
char sc_type; /* A, B, or C */
|
|
|
|
} Dma_softc;
|
1993-05-13 17:56:20 +04:00
|
|
|
|
|
|
|
/* types */
|
|
|
|
#define DMA_B 0
|
|
|
|
#define DMA_C 1
|
|
|
|
|
|
|
|
/* flags */
|
|
|
|
#define DMAF_PCFLUSH 0x01
|
|
|
|
#define DMAF_VCFLUSH 0x02
|
|
|
|
#define DMAF_NOINTR 0x04
|
|
|
|
|
1995-12-02 05:46:45 +03:00
|
|
|
struct devqueue dmachan[NDMACHAN + 1];
|
1996-02-14 05:43:54 +03:00
|
|
|
int dmaintr __P((void *));
|
1993-05-13 17:56:20 +04:00
|
|
|
|
|
|
|
#ifdef DEBUG
|
|
|
|
int dmadebug = 0;
|
|
|
|
#define DDB_WORD 0x01 /* same as DMAGO_WORD */
|
|
|
|
#define DDB_LWORD 0x02 /* same as DMAGO_LWORD */
|
|
|
|
#define DDB_FOLLOW 0x04
|
|
|
|
#define DDB_IO 0x08
|
|
|
|
|
1994-05-05 14:10:21 +04:00
|
|
|
void dmatimeout __P((void *));
|
1995-12-02 05:46:45 +03:00
|
|
|
int dmatimo[NDMACHAN];
|
1993-05-13 17:56:20 +04:00
|
|
|
|
1995-12-02 05:46:45 +03:00
|
|
|
long dmahits[NDMACHAN];
|
|
|
|
long dmamisses[NDMACHAN];
|
|
|
|
long dmabyte[NDMACHAN];
|
|
|
|
long dmaword[NDMACHAN];
|
|
|
|
long dmalword[NDMACHAN];
|
1993-05-13 17:56:20 +04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
void
|
|
|
|
dmainit()
|
|
|
|
{
|
1995-12-02 05:46:45 +03:00
|
|
|
struct dma_softc *sc = &Dma_softc;
|
|
|
|
struct dmareg *dma;
|
|
|
|
struct dma_channel *dc;
|
|
|
|
int i;
|
1993-05-13 17:56:20 +04:00
|
|
|
char rev;
|
|
|
|
|
1995-12-02 05:46:45 +03:00
|
|
|
/* There's just one. */
|
|
|
|
sc->sc_dmareg = (struct dmareg *)DMA_BASE;
|
|
|
|
dma = sc->sc_dmareg;
|
|
|
|
sc->sc_xname = "dma0";
|
|
|
|
|
1993-05-13 17:56:20 +04:00
|
|
|
/*
|
1995-12-02 05:46:45 +03:00
|
|
|
* Determine the DMA type. A DMA_A or DMA_B will fail the
|
|
|
|
* following probe.
|
|
|
|
*
|
|
|
|
* XXX Don't know how to easily differentiate the A and B cards,
|
1993-05-13 17:56:20 +04:00
|
|
|
* so we just hope nobody has an A card (A cards will work if
|
|
|
|
* DMAINTLVL is set to 3).
|
|
|
|
*/
|
1995-12-02 05:46:45 +03:00
|
|
|
if (badbaddr((char *)&dma->dma_id[2])) {
|
1993-05-13 17:56:20 +04:00
|
|
|
rev = 'B';
|
|
|
|
#if !defined(HP320)
|
|
|
|
panic("dmainit: DMA card requires hp320 support");
|
|
|
|
#endif
|
1995-12-02 05:46:45 +03:00
|
|
|
} else
|
|
|
|
rev = dma->dma_id[2];
|
1993-05-13 17:56:20 +04:00
|
|
|
|
1995-12-02 05:46:45 +03:00
|
|
|
sc->sc_type = (rev == 'B') ? DMA_B : DMA_C;
|
|
|
|
|
|
|
|
for (i = 0; i < NDMACHAN; i++) {
|
|
|
|
dc = &sc->sc_chan[i];
|
|
|
|
dc->dm_softc = sc;
|
|
|
|
switch (i) {
|
|
|
|
case 0:
|
|
|
|
dc->dm_hwaddr = &dma->dma_chan0;
|
|
|
|
dc->dm_Bhwaddr = &dma->dma_Bchan0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
dc->dm_hwaddr = &dma->dma_chan1;
|
|
|
|
dc->dm_Bhwaddr = &dma->dma_Bchan1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
panic("dmainit: more than 2 channels?");
|
|
|
|
/* NOTREACHED */
|
|
|
|
}
|
1993-05-13 17:56:20 +04:00
|
|
|
dmachan[i].dq_forw = dmachan[i].dq_back = &dmachan[i];
|
|
|
|
}
|
|
|
|
dmachan[i].dq_forw = dmachan[i].dq_back = &dmachan[i];
|
|
|
|
#ifdef DEBUG
|
|
|
|
/* make sure timeout is really not needed */
|
1995-12-02 05:46:45 +03:00
|
|
|
timeout(dmatimeout, sc, 30 * hz);
|
1993-05-13 17:56:20 +04:00
|
|
|
#endif
|
|
|
|
|
1995-12-02 05:46:45 +03:00
|
|
|
printf("%s: 98620%c, 2 channels, %d bit\n", sc->sc_xname,
|
|
|
|
rev, (rev == 'B') ? 16 : 32);
|
1996-02-14 05:43:54 +03:00
|
|
|
|
|
|
|
/* Establish the interrupt handler */
|
|
|
|
isrlink(dmaintr, sc, DMAINTLVL, ISRPRI_BIO);
|
1993-05-13 17:56:20 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
dmareq(dq)
|
|
|
|
register struct devqueue *dq;
|
|
|
|
{
|
|
|
|
register int i;
|
|
|
|
register int chan;
|
|
|
|
register int s = splbio();
|
|
|
|
|
|
|
|
chan = dq->dq_ctlr;
|
1995-12-02 05:46:45 +03:00
|
|
|
i = NDMACHAN;
|
1993-05-13 17:56:20 +04:00
|
|
|
while (--i >= 0) {
|
|
|
|
if ((chan & (1 << i)) == 0)
|
|
|
|
continue;
|
|
|
|
if (dmachan[i].dq_forw != &dmachan[i])
|
|
|
|
continue;
|
|
|
|
insque(dq, &dmachan[i]);
|
|
|
|
dq->dq_ctlr = i;
|
|
|
|
splx(s);
|
|
|
|
return(1);
|
|
|
|
}
|
1995-12-02 05:46:45 +03:00
|
|
|
insque(dq, dmachan[NDMACHAN].dq_back);
|
1993-05-13 17:56:20 +04:00
|
|
|
splx(s);
|
|
|
|
return(0);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
dmafree(dq)
|
|
|
|
register struct devqueue *dq;
|
|
|
|
{
|
|
|
|
int unit = dq->dq_ctlr;
|
1995-12-02 05:46:45 +03:00
|
|
|
struct dma_softc *sc = &Dma_softc;
|
|
|
|
register struct dma_channel *dc = &sc->sc_chan[unit];
|
1993-05-13 17:56:20 +04:00
|
|
|
register struct devqueue *dn;
|
|
|
|
register int chan, s;
|
|
|
|
|
|
|
|
s = splbio();
|
|
|
|
#ifdef DEBUG
|
|
|
|
dmatimo[unit] = 0;
|
|
|
|
#endif
|
|
|
|
DMA_CLEAR(dc);
|
1994-05-23 09:58:16 +04:00
|
|
|
#if defined(HP360) || defined(HP370) || defined(HP380)
|
1993-05-13 17:56:20 +04:00
|
|
|
/*
|
|
|
|
* XXX we may not always go thru the flush code in dmastop()
|
|
|
|
*/
|
1995-12-02 05:46:45 +03:00
|
|
|
if (dc->dm_flags & DMAF_PCFLUSH) {
|
1993-05-13 17:56:20 +04:00
|
|
|
PCIA();
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_flags &= ~DMAF_PCFLUSH;
|
1993-05-13 17:56:20 +04:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#if defined(HP320) || defined(HP350)
|
1995-12-02 05:46:45 +03:00
|
|
|
if (dc->dm_flags & DMAF_VCFLUSH) {
|
1993-05-13 17:56:20 +04:00
|
|
|
/*
|
|
|
|
* 320/350s have VACs that may also need flushing.
|
|
|
|
* In our case we only flush the supervisor side
|
|
|
|
* because we know that if we are DMAing to user
|
|
|
|
* space, the physical pages will also be mapped
|
|
|
|
* in kernel space (via vmapbuf) and hence cache-
|
|
|
|
* inhibited by the pmap module due to the multiple
|
|
|
|
* mapping.
|
|
|
|
*/
|
|
|
|
DCIS();
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_flags &= ~DMAF_VCFLUSH;
|
1993-05-13 17:56:20 +04:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
remque(dq);
|
|
|
|
chan = 1 << unit;
|
1995-12-02 05:46:45 +03:00
|
|
|
for (dn = dmachan[NDMACHAN].dq_forw;
|
|
|
|
dn != &dmachan[NDMACHAN]; dn = dn->dq_forw) {
|
1993-05-13 17:56:20 +04:00
|
|
|
if (dn->dq_ctlr & chan) {
|
|
|
|
remque((caddr_t)dn);
|
|
|
|
insque((caddr_t)dn, (caddr_t)dq->dq_back);
|
|
|
|
splx(s);
|
|
|
|
dn->dq_ctlr = dq->dq_ctlr;
|
|
|
|
(dn->dq_driver->d_start)(dn->dq_unit);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
splx(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
dmago(unit, addr, count, flags)
|
|
|
|
int unit;
|
|
|
|
register char *addr;
|
|
|
|
register int count;
|
|
|
|
register int flags;
|
|
|
|
{
|
1995-12-02 05:46:45 +03:00
|
|
|
struct dma_softc *sc = &Dma_softc;
|
|
|
|
register struct dma_channel *dc = &sc->sc_chan[unit];
|
1993-05-13 17:56:20 +04:00
|
|
|
register struct dma_chain *dcp;
|
|
|
|
register char *dmaend = NULL;
|
|
|
|
register int tcount;
|
|
|
|
|
|
|
|
if (count > MAXPHYS)
|
|
|
|
panic("dmago: count > MAXPHYS");
|
|
|
|
#if defined(HP320)
|
1995-12-02 05:46:45 +03:00
|
|
|
if (sc->sc_type == DMA_B && (flags & DMAGO_LWORD))
|
1993-05-13 17:56:20 +04:00
|
|
|
panic("dmago: no can do 32-bit DMA");
|
|
|
|
#endif
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (dmadebug & DDB_FOLLOW)
|
|
|
|
printf("dmago(%d, %x, %x, %x)\n",
|
|
|
|
unit, addr, count, flags);
|
|
|
|
if (flags & DMAGO_LWORD)
|
|
|
|
dmalword[unit]++;
|
|
|
|
else if (flags & DMAGO_WORD)
|
|
|
|
dmaword[unit]++;
|
|
|
|
else
|
|
|
|
dmabyte[unit]++;
|
|
|
|
#endif
|
|
|
|
/*
|
|
|
|
* Build the DMA chain
|
|
|
|
*/
|
1995-12-02 05:46:45 +03:00
|
|
|
for (dcp = dc->dm_chain; count > 0; dcp++) {
|
1993-05-13 17:56:20 +04:00
|
|
|
dcp->dc_addr = (char *) kvtop(addr);
|
1994-05-23 09:58:16 +04:00
|
|
|
#if defined(HP380)
|
|
|
|
/*
|
|
|
|
* Push back dirty cache lines
|
|
|
|
*/
|
|
|
|
if (mmutype == MMU_68040)
|
|
|
|
DCFP(dcp->dc_addr);
|
|
|
|
#endif
|
1993-05-13 17:56:20 +04:00
|
|
|
if (count < (tcount = NBPG - ((int)addr & PGOFSET)))
|
|
|
|
tcount = count;
|
|
|
|
dcp->dc_count = tcount;
|
|
|
|
addr += tcount;
|
|
|
|
count -= tcount;
|
|
|
|
if (flags & DMAGO_LWORD)
|
|
|
|
tcount >>= 2;
|
|
|
|
else if (flags & DMAGO_WORD)
|
|
|
|
tcount >>= 1;
|
|
|
|
if (dcp->dc_addr == dmaend
|
|
|
|
#if defined(HP320)
|
|
|
|
/* only 16-bit count on 98620B */
|
1995-12-02 05:46:45 +03:00
|
|
|
&& (sc->sc_type != DMA_B ||
|
1993-05-13 17:56:20 +04:00
|
|
|
(dcp-1)->dc_count + tcount <= 65536)
|
|
|
|
#endif
|
|
|
|
) {
|
|
|
|
#ifdef DEBUG
|
|
|
|
dmahits[unit]++;
|
|
|
|
#endif
|
|
|
|
dmaend += dcp->dc_count;
|
|
|
|
(--dcp)->dc_count += tcount;
|
|
|
|
} else {
|
|
|
|
#ifdef DEBUG
|
|
|
|
dmamisses[unit]++;
|
|
|
|
#endif
|
|
|
|
dmaend = dcp->dc_addr + dcp->dc_count;
|
|
|
|
dcp->dc_count = tcount;
|
|
|
|
}
|
|
|
|
}
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_cur = dc->dm_chain;
|
|
|
|
dc->dm_last = --dcp;
|
|
|
|
dc->dm_flags = 0;
|
1993-05-13 17:56:20 +04:00
|
|
|
/*
|
|
|
|
* Set up the command word based on flags
|
|
|
|
*/
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_cmd = DMA_ENAB | DMA_IPL(DMAINTLVL) | DMA_START;
|
1993-05-13 17:56:20 +04:00
|
|
|
if ((flags & DMAGO_READ) == 0)
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_cmd |= DMA_WRT;
|
1993-05-13 17:56:20 +04:00
|
|
|
if (flags & DMAGO_LWORD)
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_cmd |= DMA_LWORD;
|
1993-05-13 17:56:20 +04:00
|
|
|
else if (flags & DMAGO_WORD)
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_cmd |= DMA_WORD;
|
1993-05-13 17:56:20 +04:00
|
|
|
if (flags & DMAGO_PRI)
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_cmd |= DMA_PRI;
|
1994-05-23 09:58:16 +04:00
|
|
|
#if defined(HP380)
|
|
|
|
/*
|
|
|
|
* On the 68040 we need to flush (push) the data cache before a
|
|
|
|
* DMA (already done above) and flush again after DMA completes.
|
|
|
|
* In theory we should only need to flush prior to a write DMA
|
|
|
|
* and purge after a read DMA but if the entire page is not
|
|
|
|
* involved in the DMA we might purge some valid data.
|
|
|
|
*/
|
|
|
|
if (mmutype == MMU_68040 && (flags & DMAGO_READ))
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_flags |= DMAF_PCFLUSH;
|
1994-05-23 09:58:16 +04:00
|
|
|
#endif
|
1993-05-13 17:56:20 +04:00
|
|
|
#if defined(HP360) || defined(HP370)
|
|
|
|
/*
|
|
|
|
* Remember if we need to flush external physical cache when
|
|
|
|
* DMA is done. We only do this if we are reading (writing memory).
|
|
|
|
*/
|
|
|
|
if (ectype == EC_PHYS && (flags & DMAGO_READ))
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_flags |= DMAF_PCFLUSH;
|
1993-05-13 17:56:20 +04:00
|
|
|
#endif
|
|
|
|
#if defined(HP320) || defined(HP350)
|
|
|
|
if (ectype == EC_VIRT && (flags & DMAGO_READ))
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_flags |= DMAF_VCFLUSH;
|
1993-05-13 17:56:20 +04:00
|
|
|
#endif
|
|
|
|
/*
|
|
|
|
* Remember if we can skip the dma completion interrupt on
|
|
|
|
* the last segment in the chain.
|
|
|
|
*/
|
|
|
|
if (flags & DMAGO_NOINT) {
|
1995-12-02 05:46:45 +03:00
|
|
|
if (dc->dm_cur == dc->dm_last)
|
|
|
|
dc->dm_cmd &= ~DMA_ENAB;
|
1993-05-13 17:56:20 +04:00
|
|
|
else
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_flags |= DMAF_NOINTR;
|
1993-05-13 17:56:20 +04:00
|
|
|
}
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (dmadebug & DDB_IO)
|
1995-12-02 05:46:45 +03:00
|
|
|
if ((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD) ||
|
|
|
|
(dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD)) {
|
1993-05-13 17:56:20 +04:00
|
|
|
printf("dmago: cmd %x, flags %x\n",
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_cmd, dc->dm_flags);
|
|
|
|
for (dcp = dc->dm_chain; dcp <= dc->dm_last; dcp++)
|
|
|
|
printf(" %d: %d@%x\n", dcp-dc->dm_chain,
|
1993-05-13 17:56:20 +04:00
|
|
|
dcp->dc_count, dcp->dc_addr);
|
|
|
|
}
|
|
|
|
dmatimo[unit] = 1;
|
|
|
|
#endif
|
|
|
|
DMA_ARM(dc);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
dmastop(unit)
|
|
|
|
register int unit;
|
|
|
|
{
|
1995-12-02 05:46:45 +03:00
|
|
|
struct dma_softc *sc = &Dma_softc;
|
|
|
|
register struct dma_channel *dc = &sc->sc_chan[unit];
|
1993-05-13 17:56:20 +04:00
|
|
|
register struct devqueue *dq;
|
|
|
|
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (dmadebug & DDB_FOLLOW)
|
|
|
|
printf("dmastop(%d)\n", unit);
|
|
|
|
dmatimo[unit] = 0;
|
|
|
|
#endif
|
|
|
|
DMA_CLEAR(dc);
|
1994-05-23 09:58:16 +04:00
|
|
|
#if defined(HP360) || defined(HP370) || defined(HP380)
|
1995-12-02 05:46:45 +03:00
|
|
|
if (dc->dm_flags & DMAF_PCFLUSH) {
|
1993-05-13 17:56:20 +04:00
|
|
|
PCIA();
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_flags &= ~DMAF_PCFLUSH;
|
1993-05-13 17:56:20 +04:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#if defined(HP320) || defined(HP350)
|
1995-12-02 05:46:45 +03:00
|
|
|
if (dc->dm_flags & DMAF_VCFLUSH) {
|
1993-05-13 17:56:20 +04:00
|
|
|
/*
|
|
|
|
* 320/350s have VACs that may also need flushing.
|
|
|
|
* In our case we only flush the supervisor side
|
|
|
|
* because we know that if we are DMAing to user
|
|
|
|
* space, the physical pages will also be mapped
|
|
|
|
* in kernel space (via vmapbuf) and hence cache-
|
|
|
|
* inhibited by the pmap module due to the multiple
|
|
|
|
* mapping.
|
|
|
|
*/
|
|
|
|
DCIS();
|
1995-12-02 05:46:45 +03:00
|
|
|
dc->dm_flags &= ~DMAF_VCFLUSH;
|
1993-05-13 17:56:20 +04:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
/*
|
|
|
|
* We may get this interrupt after a device service routine
|
|
|
|
* has freed the dma channel. So, ignore the intr if there's
|
|
|
|
* nothing on the queue.
|
|
|
|
*/
|
|
|
|
dq = dmachan[unit].dq_forw;
|
|
|
|
if (dq != &dmachan[unit])
|
|
|
|
(dq->dq_driver->d_done)(dq->dq_unit);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
1996-02-14 05:43:54 +03:00
|
|
|
dmaintr(arg)
|
|
|
|
void *arg;
|
1993-05-13 17:56:20 +04:00
|
|
|
{
|
1996-02-14 05:43:54 +03:00
|
|
|
struct dma_softc *sc = arg;
|
1995-12-02 05:46:45 +03:00
|
|
|
register struct dma_channel *dc;
|
1993-05-13 17:56:20 +04:00
|
|
|
register int i, stat;
|
|
|
|
int found = 0;
|
|
|
|
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (dmadebug & DDB_FOLLOW)
|
|
|
|
printf("dmaintr\n");
|
|
|
|
#endif
|
1995-12-02 05:46:45 +03:00
|
|
|
for (i = 0; i < NDMACHAN; i++) {
|
|
|
|
dc = &sc->sc_chan[i];
|
1993-05-13 17:56:20 +04:00
|
|
|
stat = DMA_STAT(dc);
|
|
|
|
if ((stat & DMA_INTR) == 0)
|
|
|
|
continue;
|
|
|
|
found++;
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (dmadebug & DDB_IO) {
|
1995-12-02 05:46:45 +03:00
|
|
|
if ((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD) ||
|
|
|
|
(dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD))
|
1993-05-13 17:56:20 +04:00
|
|
|
printf("dmaintr: unit %d stat %x next %d\n",
|
1995-12-02 05:46:45 +03:00
|
|
|
i, stat, (dc->dm_cur-dc->dm_chain)+1);
|
1993-05-13 17:56:20 +04:00
|
|
|
}
|
|
|
|
if (stat & DMA_ARMED)
|
1995-12-02 05:46:45 +03:00
|
|
|
printf("%s, chan %d: intr when armed\n",
|
|
|
|
sc->sc_xname, i);
|
1993-05-13 17:56:20 +04:00
|
|
|
#endif
|
1995-12-02 05:46:45 +03:00
|
|
|
if (++dc->dm_cur <= dc->dm_last) {
|
1993-05-13 17:56:20 +04:00
|
|
|
#ifdef DEBUG
|
|
|
|
dmatimo[i] = 1;
|
|
|
|
#endif
|
|
|
|
/*
|
|
|
|
* Last chain segment, disable DMA interrupt.
|
|
|
|
*/
|
1995-12-02 05:46:45 +03:00
|
|
|
if (dc->dm_cur == dc->dm_last &&
|
|
|
|
(dc->dm_flags & DMAF_NOINTR))
|
|
|
|
dc->dm_cmd &= ~DMA_ENAB;
|
1993-05-13 17:56:20 +04:00
|
|
|
DMA_CLEAR(dc);
|
|
|
|
DMA_ARM(dc);
|
|
|
|
} else
|
|
|
|
dmastop(i);
|
|
|
|
}
|
|
|
|
return(found);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef DEBUG
|
|
|
|
void
|
1994-05-05 14:10:21 +04:00
|
|
|
dmatimeout(arg)
|
|
|
|
void *arg;
|
1993-05-13 17:56:20 +04:00
|
|
|
{
|
|
|
|
register int i, s;
|
1995-12-02 05:46:45 +03:00
|
|
|
struct dma_softc *sc = arg;
|
1993-05-13 17:56:20 +04:00
|
|
|
|
1995-12-02 05:46:45 +03:00
|
|
|
for (i = 0; i < NDMACHAN; i++) {
|
1993-05-13 17:56:20 +04:00
|
|
|
s = splbio();
|
|
|
|
if (dmatimo[i]) {
|
|
|
|
if (dmatimo[i] > 1)
|
1995-12-02 05:46:45 +03:00
|
|
|
printf("%s: timeout #%d\n", sc->sc_xname,
|
1993-05-13 17:56:20 +04:00
|
|
|
i, dmatimo[i]-1);
|
|
|
|
dmatimo[i]++;
|
|
|
|
}
|
|
|
|
splx(s);
|
|
|
|
}
|
1995-12-02 05:46:45 +03:00
|
|
|
timeout(dmatimeout, sc, 30 * hz);
|
1993-05-13 17:56:20 +04:00
|
|
|
}
|
|
|
|
#endif
|