2023-02-22 11:09:09 +03:00
|
|
|
/* $NetBSD: ciphy.c,v 1.42 2023/02/22 08:09:09 msaitoh Exp $ */
|
2005-02-20 19:35:56 +03:00
|
|
|
|
|
|
|
/*-
|
|
|
|
* Copyright (c) 2004
|
|
|
|
* Bill Paul <wpaul@windriver.com>. All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
|
|
* must display the following acknowledgement:
|
|
|
|
* This product includes software developed by Bill Paul.
|
|
|
|
* 4. Neither the name of the author nor the names of any co-contributors
|
|
|
|
* may be used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
|
|
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
|
|
|
|
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
|
|
|
|
* THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* FreeBSD: src/sys/dev/mii/ciphy.c,v 1.2 2005/01/06 01:42:55 imp Exp
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <sys/cdefs.h>
|
2023-02-22 11:09:09 +03:00
|
|
|
__KERNEL_RCSID(0, "$NetBSD: ciphy.c,v 1.42 2023/02/22 08:09:09 msaitoh Exp $");
|
2005-02-20 19:35:56 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Driver for the Cicada CS8201 10/100/1000 copper PHY.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/systm.h>
|
2006-11-26 18:40:14 +03:00
|
|
|
#include <sys/device.h>
|
2005-02-20 19:35:56 +03:00
|
|
|
#include <sys/kernel.h>
|
|
|
|
#include <sys/socket.h>
|
2007-10-19 15:59:34 +04:00
|
|
|
#include <sys/bus.h>
|
2005-02-20 19:35:56 +03:00
|
|
|
|
|
|
|
#include <net/if.h>
|
|
|
|
#include <net/if_arp.h>
|
|
|
|
#include <net/if_media.h>
|
|
|
|
|
|
|
|
#include <dev/mii/mii.h>
|
|
|
|
#include <dev/mii/miivar.h>
|
|
|
|
#include <dev/mii/miidevs.h>
|
|
|
|
|
|
|
|
#include <dev/mii/ciphyreg.h>
|
|
|
|
|
2008-05-04 21:06:09 +04:00
|
|
|
static int ciphymatch(device_t, cfdata_t, void *);
|
|
|
|
static void ciphyattach(device_t, device_t, void *);
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2008-05-04 21:06:09 +04:00
|
|
|
CFATTACH_DECL_NEW(ciphy, sizeof(struct mii_softc),
|
2005-03-16 20:25:32 +03:00
|
|
|
ciphymatch, ciphyattach, mii_phy_detach, mii_phy_activate);
|
2005-02-20 19:35:56 +03:00
|
|
|
|
|
|
|
static int ciphy_service(struct mii_softc *, struct mii_data *, int);
|
|
|
|
static void ciphy_status(struct mii_softc *);
|
|
|
|
static void ciphy_reset(struct mii_softc *);
|
|
|
|
static void ciphy_fixup(struct mii_softc *);
|
|
|
|
|
|
|
|
static const struct mii_phy_funcs ciphy_funcs = {
|
|
|
|
ciphy_service, ciphy_status, mii_phy_reset,
|
|
|
|
};
|
|
|
|
|
2005-03-16 20:25:32 +03:00
|
|
|
static const struct mii_phydesc ciphys[] = {
|
2019-10-17 12:22:49 +03:00
|
|
|
MII_PHY_DESC(xxCICADA, CIS8201),
|
|
|
|
MII_PHY_DESC(xxCICADA, CIS8201A),
|
|
|
|
MII_PHY_DESC(xxCICADA, CIS8201B),
|
|
|
|
MII_PHY_DESC(xxCICADA, CIS8204),
|
|
|
|
MII_PHY_DESC(xxCICADA, VSC8211),
|
|
|
|
MII_PHY_DESC(xxCICADA, VSC8221),
|
|
|
|
MII_PHY_DESC(xxCICADA, VSC8234),
|
|
|
|
MII_PHY_DESC(xxCICADA, VSC8244),
|
|
|
|
MII_PHY_DESC(xxVITESSE, VSC8601),
|
|
|
|
MII_PHY_DESC(xxVITESSE, VSC8641),
|
2019-02-24 20:22:21 +03:00
|
|
|
MII_PHY_END,
|
2005-03-16 20:25:32 +03:00
|
|
|
};
|
|
|
|
|
2005-02-20 19:35:56 +03:00
|
|
|
static int
|
2009-05-12 18:28:22 +04:00
|
|
|
ciphymatch(device_t parent, cfdata_t match,
|
2006-10-12 05:30:41 +04:00
|
|
|
void *aux)
|
2005-02-20 19:35:56 +03:00
|
|
|
{
|
|
|
|
struct mii_attach_args *ma = aux;
|
|
|
|
|
2005-03-16 20:25:32 +03:00
|
|
|
if (mii_phy_match(ma, ciphys) != NULL)
|
2019-03-25 12:20:46 +03:00
|
|
|
return 10;
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2019-03-25 12:20:46 +03:00
|
|
|
return 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2009-05-12 18:28:22 +04:00
|
|
|
ciphyattach(device_t parent, device_t self, void *aux)
|
2005-02-20 19:35:56 +03:00
|
|
|
{
|
2006-03-29 10:51:47 +04:00
|
|
|
struct mii_softc *sc = device_private(self);
|
2005-02-20 19:35:56 +03:00
|
|
|
struct mii_attach_args *ma = aux;
|
|
|
|
struct mii_data *mii = ma->mii_data;
|
2005-03-16 20:25:32 +03:00
|
|
|
const struct mii_phydesc *mpd;
|
|
|
|
|
|
|
|
mpd = mii_phy_match(ma, ciphys);
|
|
|
|
aprint_naive(": Media interface\n");
|
|
|
|
aprint_normal(": %s, rev. %d\n", mpd->mpd_name, MII_REV(ma->mii_id2));
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2008-05-04 21:06:09 +04:00
|
|
|
sc->mii_dev = self;
|
2005-02-20 19:35:56 +03:00
|
|
|
sc->mii_inst = mii->mii_instance;
|
|
|
|
sc->mii_phy = ma->mii_phyno;
|
|
|
|
sc->mii_funcs = &ciphy_funcs;
|
|
|
|
sc->mii_pdata = mii;
|
|
|
|
sc->mii_flags = ma->mii_flags;
|
|
|
|
sc->mii_flags |= MIIF_NOISOLATE;
|
|
|
|
|
2020-03-16 02:04:50 +03:00
|
|
|
mii_lock(mii);
|
|
|
|
|
2005-02-20 19:35:56 +03:00
|
|
|
ciphy_reset(sc);
|
|
|
|
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, MII_BMSR, &sc->mii_capabilities);
|
|
|
|
sc->mii_capabilities &= ma->mii_capmask;
|
2005-02-20 19:35:56 +03:00
|
|
|
if (sc->mii_capabilities & BMSR_EXTSTAT)
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, MII_EXTSR, &sc->mii_extcapabilities);
|
2019-11-27 13:19:20 +03:00
|
|
|
|
2020-03-16 02:04:50 +03:00
|
|
|
mii_unlock(mii);
|
|
|
|
|
2019-11-27 13:19:20 +03:00
|
|
|
mii_phy_add_media(sc);
|
2005-02-20 19:35:56 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2009-03-14 18:35:58 +03:00
|
|
|
ciphy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
|
2005-02-20 19:35:56 +03:00
|
|
|
{
|
|
|
|
struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
uint16_t reg, speed, gig;
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2020-03-16 02:04:50 +03:00
|
|
|
KASSERT(mii_locked(mii));
|
|
|
|
|
2005-02-20 19:35:56 +03:00
|
|
|
switch (cmd) {
|
|
|
|
case MII_POLLSTAT:
|
2019-03-25 12:20:46 +03:00
|
|
|
/* If we're not polling our PHY instance, just return. */
|
2005-02-20 19:35:56 +03:00
|
|
|
if (IFM_INST(ife->ifm_media) != sc->mii_inst)
|
2019-03-25 12:20:46 +03:00
|
|
|
return 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
case MII_MEDIACHG:
|
|
|
|
/*
|
|
|
|
* If the media indicates a different PHY instance,
|
|
|
|
* isolate ourselves.
|
|
|
|
*/
|
|
|
|
if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, MII_BMCR, ®);
|
2005-02-20 19:35:56 +03:00
|
|
|
PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
|
2019-03-25 12:20:46 +03:00
|
|
|
return 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
}
|
|
|
|
|
2019-03-25 12:20:46 +03:00
|
|
|
/* If the interface is not up, don't do anything. */
|
2005-02-20 19:35:56 +03:00
|
|
|
if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
|
|
|
|
break;
|
|
|
|
|
|
|
|
ciphy_fixup(sc); /* XXX hardware bug work-around */
|
|
|
|
|
|
|
|
switch (IFM_SUBTYPE(ife->ifm_media)) {
|
|
|
|
case IFM_AUTO:
|
|
|
|
#ifdef foo
|
2019-03-25 12:20:46 +03:00
|
|
|
/* If we're already in auto mode, just return. */
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, MII_BMCR, ®);
|
|
|
|
if (reg & BMCR_AUTOEN)
|
2019-03-25 12:20:46 +03:00
|
|
|
return 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
#endif
|
2020-07-07 11:44:12 +03:00
|
|
|
(void) mii_phy_auto(sc);
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
|
|
|
case IFM_1000_T:
|
2019-01-16 11:32:58 +03:00
|
|
|
speed = BMCR_S1000;
|
2005-02-20 19:35:56 +03:00
|
|
|
goto setit;
|
|
|
|
case IFM_100_TX:
|
2019-01-16 11:32:58 +03:00
|
|
|
speed = BMCR_S100;
|
2005-02-20 19:35:56 +03:00
|
|
|
goto setit;
|
|
|
|
case IFM_10_T:
|
2019-01-16 11:32:58 +03:00
|
|
|
speed = BMCR_S10;
|
2005-02-20 19:35:56 +03:00
|
|
|
setit:
|
2019-04-11 11:50:20 +03:00
|
|
|
if ((ife->ifm_media & IFM_FDX) != 0) {
|
2019-01-16 11:32:58 +03:00
|
|
|
speed |= BMCR_FDX;
|
|
|
|
gig = GTCR_ADV_1000TFDX;
|
2019-03-25 12:20:46 +03:00
|
|
|
} else
|
2019-01-16 11:32:58 +03:00
|
|
|
gig = GTCR_ADV_1000THDX;
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2019-01-16 11:32:58 +03:00
|
|
|
PHY_WRITE(sc, MII_GTCR, 0);
|
|
|
|
PHY_WRITE(sc, MII_BMCR, speed);
|
|
|
|
PHY_WRITE(sc, MII_ANAR, ANAR_CSMA);
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2005-02-27 03:26:58 +03:00
|
|
|
if (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
|
|
|
|
2019-01-16 11:32:58 +03:00
|
|
|
PHY_WRITE(sc, MII_GTCR, gig);
|
|
|
|
PHY_WRITE(sc, MII_BMCR,
|
|
|
|
speed | BMCR_AUTOEN | BMCR_STARTNEG);
|
2005-02-20 19:35:56 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* When setting the link manually, one side must
|
|
|
|
* be the master and the other the slave. However
|
|
|
|
* ifmedia doesn't give us a good way to specify
|
|
|
|
* this, so we fake it by using one of the LINK
|
|
|
|
* flags. If LINK0 is set, we program the PHY to
|
|
|
|
* be a master, otherwise it's a slave.
|
|
|
|
*/
|
|
|
|
if ((mii->mii_ifp->if_flags & IFF_LINK0)) {
|
2019-01-16 11:32:58 +03:00
|
|
|
PHY_WRITE(sc, MII_GTCR,
|
|
|
|
gig | GTCR_MAN_MS | GTCR_ADV_MS);
|
2019-04-11 12:14:07 +03:00
|
|
|
} else
|
2019-03-25 12:20:46 +03:00
|
|
|
PHY_WRITE(sc, MII_GTCR, gig | GTCR_MAN_MS);
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
|
|
|
case IFM_NONE:
|
2019-01-16 11:32:58 +03:00
|
|
|
PHY_WRITE(sc, MII_BMCR, BMCR_ISO | BMCR_PDOWN);
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
|
|
|
case IFM_100_T4:
|
|
|
|
default:
|
2019-03-25 12:20:46 +03:00
|
|
|
return EINVAL;
|
2005-02-20 19:35:56 +03:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case MII_TICK:
|
2019-03-25 12:20:46 +03:00
|
|
|
/* If we're not currently selected, just return. */
|
2005-02-20 19:35:56 +03:00
|
|
|
if (IFM_INST(ife->ifm_media) != sc->mii_inst)
|
2019-03-25 12:20:46 +03:00
|
|
|
return 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2019-03-25 12:20:46 +03:00
|
|
|
/* Is the interface even up? */
|
2005-02-20 19:35:56 +03:00
|
|
|
if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
|
2019-03-25 12:20:46 +03:00
|
|
|
return 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2019-03-25 12:20:46 +03:00
|
|
|
/* Only used for autonegotiation. */
|
2013-06-09 12:42:16 +04:00
|
|
|
if ((IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) &&
|
2013-06-09 13:31:32 +04:00
|
|
|
(IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)) {
|
|
|
|
/*
|
|
|
|
* Reset autonegotiation timer to 0 just to make sure
|
|
|
|
* the future autonegotiation start with 0.
|
|
|
|
*/
|
|
|
|
sc->mii_ticks = 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
2013-06-09 13:31:32 +04:00
|
|
|
}
|
2005-02-20 19:35:56 +03:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Check to see if we have link. If we do, we don't
|
|
|
|
* need to restart the autonegotiation process. Read
|
|
|
|
* the BMSR twice in case it's latched.
|
|
|
|
*/
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, MII_BMSR, ®);
|
|
|
|
PHY_READ(sc, MII_BMSR, ®);
|
2013-06-09 13:31:32 +04:00
|
|
|
if (reg & BMSR_LINK) {
|
|
|
|
/*
|
|
|
|
* Reset autonegotiation timer to 0 in case the link
|
|
|
|
* goes down in the next tick.
|
|
|
|
*/
|
|
|
|
sc->mii_ticks = 0;
|
|
|
|
/* See above. */
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
2013-06-09 13:31:32 +04:00
|
|
|
}
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2013-06-11 11:22:07 +04:00
|
|
|
/*
|
|
|
|
* mii_ticks == 0 means it's the first tick after changing the
|
|
|
|
* media or the link became down since the last tick
|
|
|
|
* (see above), so return with 0 to update the status.
|
|
|
|
*/
|
|
|
|
if (sc->mii_ticks++ == 0)
|
|
|
|
break;
|
|
|
|
|
2019-03-25 12:20:46 +03:00
|
|
|
/* Only retry autonegotiation every N seconds. */
|
2023-02-22 11:09:09 +03:00
|
|
|
if (sc->mii_ticks < sc->mii_anegticks)
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
2005-02-27 03:26:58 +03:00
|
|
|
|
2020-08-24 07:23:41 +03:00
|
|
|
mii_phy_auto_restart(sc);
|
2019-03-25 12:20:46 +03:00
|
|
|
return 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Update the media status. */
|
|
|
|
ciphy_status(sc);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Callback if something changed. Note that we need to poke
|
|
|
|
* apply fixups for certain PHY revs.
|
|
|
|
*/
|
2005-02-27 03:26:58 +03:00
|
|
|
if (sc->mii_media_active != mii->mii_media_active ||
|
2005-02-20 19:35:56 +03:00
|
|
|
sc->mii_media_status != mii->mii_media_status ||
|
|
|
|
cmd == MII_MEDIACHG) {
|
|
|
|
ciphy_fixup(sc);
|
|
|
|
}
|
|
|
|
mii_phy_update(sc, cmd);
|
2019-03-25 12:20:46 +03:00
|
|
|
return 0;
|
2005-02-20 19:35:56 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2009-03-14 18:35:58 +03:00
|
|
|
ciphy_status(struct mii_softc *sc)
|
2005-02-20 19:35:56 +03:00
|
|
|
{
|
|
|
|
struct mii_data *mii = sc->mii_pdata;
|
2019-10-11 12:29:04 +03:00
|
|
|
uint16_t bmsr, bmcr, gtsr;
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2020-03-16 02:04:50 +03:00
|
|
|
KASSERT(mii_locked(mii));
|
|
|
|
|
2005-02-20 19:35:56 +03:00
|
|
|
mii->mii_media_status = IFM_AVALID;
|
|
|
|
mii->mii_media_active = IFM_ETHER;
|
|
|
|
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, MII_BMSR, &bmsr);
|
|
|
|
PHY_READ(sc, MII_BMSR, &bmsr);
|
2005-02-20 19:35:56 +03:00
|
|
|
|
|
|
|
if (bmsr & BMSR_LINK)
|
|
|
|
mii->mii_media_status |= IFM_ACTIVE;
|
|
|
|
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, MII_BMCR, &bmcr);
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2019-01-16 11:32:58 +03:00
|
|
|
if (bmcr & BMCR_LOOP)
|
2005-02-20 19:35:56 +03:00
|
|
|
mii->mii_media_active |= IFM_LOOP;
|
|
|
|
|
2019-01-16 11:32:58 +03:00
|
|
|
if (bmcr & BMCR_AUTOEN) {
|
|
|
|
if ((bmsr & BMSR_ACOMP) == 0) {
|
2005-02-20 19:35:56 +03:00
|
|
|
/* Erg, still trying, I guess... */
|
|
|
|
mii->mii_media_active |= IFM_NONE;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, CIPHY_MII_AUXCSR, &bmsr);
|
2005-02-20 19:35:56 +03:00
|
|
|
switch (bmsr & CIPHY_AUXCSR_SPEED) {
|
|
|
|
case CIPHY_SPEED10:
|
|
|
|
mii->mii_media_active |= IFM_10_T;
|
|
|
|
break;
|
|
|
|
case CIPHY_SPEED100:
|
|
|
|
mii->mii_media_active |= IFM_100_TX;
|
|
|
|
break;
|
|
|
|
case CIPHY_SPEED1000:
|
|
|
|
mii->mii_media_active |= IFM_1000_T;
|
|
|
|
break;
|
|
|
|
default:
|
2008-05-04 21:06:09 +04:00
|
|
|
aprint_error_dev(sc->mii_dev, "unknown PHY speed %x\n",
|
2005-02-20 19:35:56 +03:00
|
|
|
bmsr & CIPHY_AUXCSR_SPEED);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (bmsr & CIPHY_AUXCSR_FDX)
|
2019-10-11 12:31:52 +03:00
|
|
|
mii->mii_media_active |= IFM_FDX | mii_phy_flowstatus(sc);
|
2014-06-16 20:48:16 +04:00
|
|
|
else
|
|
|
|
mii->mii_media_active |= IFM_HDX;
|
2005-02-20 19:35:56 +03:00
|
|
|
|
2019-10-11 12:29:04 +03:00
|
|
|
if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) {
|
|
|
|
PHY_READ(sc, MII_GTSR, >sr);
|
|
|
|
if ((gtsr & GTSR_MS_RES) != 0)
|
|
|
|
mii->mii_media_active |= IFM_ETH_MASTER;
|
|
|
|
}
|
2005-02-20 19:35:56 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
ciphy_reset(struct mii_softc *sc)
|
|
|
|
{
|
2019-10-11 12:29:04 +03:00
|
|
|
|
2020-03-16 02:04:50 +03:00
|
|
|
KASSERT(mii_locked(sc->mii_pdata));
|
|
|
|
|
2005-02-20 19:35:56 +03:00
|
|
|
mii_phy_reset(sc);
|
|
|
|
DELAY(1000);
|
|
|
|
}
|
|
|
|
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
static inline int
|
|
|
|
PHY_SETBIT(struct mii_softc *sc, int y, uint16_t z)
|
|
|
|
{
|
|
|
|
uint16_t _tmp;
|
|
|
|
int rv;
|
|
|
|
|
|
|
|
if ((rv = PHY_READ(sc, y, &_tmp)) != 0)
|
|
|
|
return rv;
|
|
|
|
return PHY_WRITE(sc, y, _tmp | z);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int
|
|
|
|
PHY_CLRBIT(struct mii_softc *sc, int y, uint16_t z)
|
|
|
|
{
|
|
|
|
uint16_t _tmp;
|
|
|
|
int rv;
|
|
|
|
|
|
|
|
if ((rv = PHY_READ(sc, y, &_tmp)) != 0)
|
|
|
|
return rv;
|
|
|
|
return PHY_WRITE(sc, y, _tmp & ~z);
|
|
|
|
}
|
2005-02-20 19:35:56 +03:00
|
|
|
|
|
|
|
static void
|
|
|
|
ciphy_fixup(struct mii_softc *sc)
|
|
|
|
{
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
uint16_t model, status, speed;
|
|
|
|
uint16_t reg;
|
2005-02-20 19:35:56 +03:00
|
|
|
|
Change MII PHY read/write API from:
int (*mii_readreg_t)(device_t, int, int);
void (*mii_writereg_t)(device_t, int, int, int);
to:
int (*mii_readreg_t)(device_t, int, int, uint16_t *);
int (*mii_writereg_t)(device_t, int, int, uint16_t);
Now we can test if a read/write operation failed or not by the return value.
In 802.3 spec says that the PHY shall not respond to read/write transaction
to the unimplemented register(22.2.4.3). Detecting timeout can be used to
check whether a register is implemented or not (if the register conforms to
the spec). ukphy(4) can be used this for MII_MMDACR and MII_MMDAADR.
Note that I noticed that the following code do infinite loop in the
read/wirte function. If it accesses unimplemented PHY register, it will hang.
It should be fixed:
arm/at91/at91emac.c
arm/ep93xx/epe.c
arm/omap/omapl1x_emac.c
mips/ralink/ralink_eth.c
arch/powerpc/booke/dev/pq3etsec.c(read)
dev/cadence/if_cemac.c <- hkenken
dev/ic/lan9118.c
Tested with the following device:
axe+ukphy
axe+rgephy
axen+rgephy (tested by Andrius V)
wm+atphy
wm+ukphy
wm+igphy
wm+ihphy
wm+makphy
sk+makphy
sk+brgphy
sk+gentbi
msk+makphy
sip+icsphy
sip+ukphy
re+rgephy
bge+brgphy
bnx+brgphy
gsip+gphyter
rtk+rlphy
fxp+inphy (tested by Andrius V)
tlp+acphy
ex+exphy
epic+qsphy
vge+ciphy (tested by Andrius V)
vr+ukphy (tested by Andrius V)
vte+ukphy (tested by Andrius V)
Not tested (MAC):
arm:at91emac
arm:cemac
arm:epe
arm:geminigmac
arm:enet
arm:cpsw
arm:emac(omac)
arm:emac(sunxi)
arm:npe
evbppc:temac
macppc:bm
macppc:gm
mips:aumac
mips:ae
mips:cnmac
mips:reth
mips:sbmac
playstation2:smap
powerpc:tsec
powerpc:emac(ibm4xx)
sgimips:mec
sparc:be
sf
ne(ax88190, dl10019)
awge
ep
gem
hme
smsh
mtd
sm
age
alc
ale
bce
cas
et
jme
lii
nfe
pcn
ste
stge
tl
xi
aue
mue
smsc
udav
url
Not tested (PHY):
amhphy
bmtphy
dmphy
etphy
glxtphy
ikphy
iophy
lxtphy
nsphyter
pnaphy
rdcphy
sqphy
tlphy
tqphy
urlphy
2019-01-22 06:42:24 +03:00
|
|
|
PHY_READ(sc, MII_PHYIDR2, ®);
|
|
|
|
model = MII_MODEL(reg);
|
|
|
|
PHY_READ(sc, CIPHY_MII_AUXCSR, &status);
|
2005-02-20 19:35:56 +03:00
|
|
|
speed = status & CIPHY_AUXCSR_SPEED;
|
|
|
|
|
2008-05-04 21:06:09 +04:00
|
|
|
if (device_is_a(device_parent(sc->mii_dev), "nfe")) {
|
2019-03-25 12:20:46 +03:00
|
|
|
/* Need to set for 2.5V RGMII for NVIDIA adapters */
|
2006-03-13 01:41:41 +03:00
|
|
|
PHY_SETBIT(sc, CIPHY_MII_ECTL1, CIPHY_INTSEL_RGMII);
|
|
|
|
PHY_SETBIT(sc, CIPHY_MII_ECTL1, CIPHY_IOVOL_2500MV);
|
|
|
|
}
|
|
|
|
|
2005-02-20 19:35:56 +03:00
|
|
|
switch (model) {
|
2019-10-17 12:22:49 +03:00
|
|
|
case MII_MODEL_xxCICADA_CIS8201:
|
|
|
|
case MII_MODEL_xxCICADA_CIS8204:
|
2005-02-20 19:35:56 +03:00
|
|
|
/* Turn off "aux mode" (whatever that means) */
|
|
|
|
PHY_SETBIT(sc, CIPHY_MII_AUXCSR, CIPHY_AUXCSR_MDPPS);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Work around speed polling bug in VT3119/VT3216
|
|
|
|
* when using MII in full duplex mode.
|
|
|
|
*/
|
|
|
|
if ((speed == CIPHY_SPEED10 || speed == CIPHY_SPEED100) &&
|
2019-04-11 12:14:07 +03:00
|
|
|
(status & CIPHY_AUXCSR_FDX))
|
2005-02-20 19:35:56 +03:00
|
|
|
PHY_SETBIT(sc, CIPHY_MII_10BTCSR, CIPHY_10BTCSR_ECHO);
|
2019-04-11 12:14:07 +03:00
|
|
|
else
|
2005-02-20 19:35:56 +03:00
|
|
|
PHY_CLRBIT(sc, CIPHY_MII_10BTCSR, CIPHY_10BTCSR_ECHO);
|
|
|
|
|
|
|
|
/* Enable link/activity LED blink. */
|
|
|
|
PHY_SETBIT(sc, CIPHY_MII_LED, CIPHY_LED_LINKACTBLINK);
|
|
|
|
|
|
|
|
break;
|
|
|
|
|
2019-10-17 12:22:49 +03:00
|
|
|
case MII_MODEL_xxCICADA_CIS8201A:
|
|
|
|
case MII_MODEL_xxCICADA_CIS8201B:
|
2005-02-20 19:35:56 +03:00
|
|
|
/*
|
|
|
|
* Work around speed polling bug in VT3119/VT3216
|
|
|
|
* when using MII in full duplex mode.
|
|
|
|
*/
|
|
|
|
if ((speed == CIPHY_SPEED10 || speed == CIPHY_SPEED100) &&
|
2019-04-11 12:14:07 +03:00
|
|
|
(status & CIPHY_AUXCSR_FDX))
|
2005-02-20 19:35:56 +03:00
|
|
|
PHY_SETBIT(sc, CIPHY_MII_10BTCSR, CIPHY_10BTCSR_ECHO);
|
2019-04-11 12:14:07 +03:00
|
|
|
else
|
2005-02-20 19:35:56 +03:00
|
|
|
PHY_CLRBIT(sc, CIPHY_MII_10BTCSR, CIPHY_10BTCSR_ECHO);
|
|
|
|
|
2019-02-13 11:41:43 +03:00
|
|
|
break;
|
2019-10-17 12:22:49 +03:00
|
|
|
case MII_MODEL_xxCICADA_VSC8211:
|
|
|
|
case MII_MODEL_xxCICADA_VSC8221:
|
|
|
|
case MII_MODEL_xxCICADA_VSC8234:
|
|
|
|
case MII_MODEL_xxCICADA_VSC8244:
|
|
|
|
case MII_MODEL_xxVITESSE_VSC8601:
|
|
|
|
case MII_MODEL_xxVITESSE_VSC8641:
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
|
|
|
default:
|
2008-05-04 21:06:09 +04:00
|
|
|
aprint_error_dev(sc->mii_dev, "unknown CICADA PHY model %x\n",
|
2008-04-09 00:08:49 +04:00
|
|
|
model);
|
2005-02-20 19:35:56 +03:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|