2015-08-21 10:04:50 +03:00
|
|
|
/* Unicorn Emulator Engine */
|
|
|
|
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2015 */
|
|
|
|
|
|
|
|
#include "hw/boards.h"
|
|
|
|
#include "hw/arm/arm.h"
|
|
|
|
|
|
|
|
#include "sysemu/cpus.h"
|
|
|
|
|
|
|
|
#include "unicorn.h"
|
|
|
|
|
|
|
|
#include "cpu.h"
|
|
|
|
|
|
|
|
#include "unicorn_common.h"
|
|
|
|
|
|
|
|
|
|
|
|
#define READ_QWORD(x) ((uint64)x)
|
|
|
|
#define READ_DWORD(x) (x & 0xffffffff)
|
|
|
|
#define READ_WORD(x) (x & 0xffff)
|
|
|
|
#define READ_BYTE_H(x) ((x & 0xffff) >> 8)
|
|
|
|
#define READ_BYTE_L(x) (x & 0xff)
|
|
|
|
|
|
|
|
|
|
|
|
static void arm64_set_pc(struct uc_struct *uc, uint64_t address)
|
|
|
|
{
|
|
|
|
((CPUARMState *)uc->current_cpu->env_ptr)->pc = address;
|
|
|
|
}
|
|
|
|
|
|
|
|
void arm64_reg_reset(uch handle)
|
|
|
|
{
|
|
|
|
struct uc_struct *uc = (struct uc_struct *) handle;
|
|
|
|
CPUArchState *env;
|
|
|
|
|
|
|
|
env = first_cpu->env_ptr;
|
|
|
|
memset(env->xregs, 0, sizeof(env->xregs));
|
|
|
|
|
|
|
|
env->pc = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int arm64_reg_read(uch handle, unsigned int regid, void *value)
|
|
|
|
{
|
|
|
|
CPUState *mycpu;
|
|
|
|
struct uc_struct *uc = (struct uc_struct *) handle;
|
|
|
|
|
|
|
|
mycpu = first_cpu;
|
|
|
|
|
2015-08-24 07:36:33 +03:00
|
|
|
if (regid >= UC_ARM64_REG_X0 && regid <= UC_ARM64_REG_X28)
|
|
|
|
*(int64_t *)value = ARM_CPU(uc, mycpu)->env.xregs[regid - UC_ARM64_REG_X0];
|
2015-08-21 10:04:50 +03:00
|
|
|
else {
|
|
|
|
switch(regid) {
|
|
|
|
default: break;
|
2015-08-24 07:36:33 +03:00
|
|
|
case UC_ARM64_REG_X29:
|
2015-08-21 10:04:50 +03:00
|
|
|
*(int64_t *)value = ARM_CPU(uc, mycpu)->env.xregs[29];
|
|
|
|
break;
|
2015-08-24 07:36:33 +03:00
|
|
|
case UC_ARM64_REG_X30:
|
2015-08-21 10:04:50 +03:00
|
|
|
*(int64_t *)value = ARM_CPU(uc, mycpu)->env.xregs[30];
|
|
|
|
break;
|
2015-08-24 07:36:33 +03:00
|
|
|
case UC_ARM64_REG_PC:
|
2015-08-21 10:04:50 +03:00
|
|
|
*(uint64_t *)value = ARM_CPU(uc, mycpu)->env.pc;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define WRITE_DWORD(x, w) (x = (x & ~0xffffffff) | (w & 0xffffffff))
|
|
|
|
#define WRITE_WORD(x, w) (x = (x & ~0xffff) | (w & 0xffff))
|
|
|
|
#define WRITE_BYTE_H(x, b) (x = (x & ~0xff00) | (b & 0xff))
|
|
|
|
#define WRITE_BYTE_L(x, b) (x = (x & ~0xff) | (b & 0xff))
|
|
|
|
|
2015-08-24 19:42:50 +03:00
|
|
|
int arm64_reg_write(uch handle, unsigned int regid, const void *value)
|
2015-08-21 10:04:50 +03:00
|
|
|
{
|
|
|
|
CPUState *mycpu;
|
|
|
|
struct uc_struct *uc = (struct uc_struct *) handle;
|
|
|
|
|
|
|
|
mycpu = first_cpu;
|
|
|
|
|
2015-08-24 07:36:33 +03:00
|
|
|
if (regid >= UC_ARM64_REG_X0 && regid <= UC_ARM64_REG_X28)
|
|
|
|
ARM_CPU(uc, mycpu)->env.xregs[regid - UC_ARM64_REG_X0] = *(int64_t *)value;
|
2015-08-21 10:04:50 +03:00
|
|
|
else {
|
|
|
|
switch(regid) {
|
|
|
|
default: break;
|
2015-08-24 07:36:33 +03:00
|
|
|
case UC_ARM64_REG_X29:
|
2015-08-21 10:04:50 +03:00
|
|
|
ARM_CPU(uc, mycpu)->env.xregs[29] = *(int64_t *)value;
|
|
|
|
break;
|
2015-08-24 07:36:33 +03:00
|
|
|
case UC_ARM64_REG_X30:
|
2015-08-21 10:04:50 +03:00
|
|
|
ARM_CPU(uc, mycpu)->env.xregs[30] = *(int64_t *)value;
|
|
|
|
break;
|
2015-08-24 07:36:33 +03:00
|
|
|
case UC_ARM64_REG_PC:
|
2015-08-21 10:04:50 +03:00
|
|
|
ARM_CPU(uc, mycpu)->env.pc = *(uint64_t *)value;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
__attribute__ ((visibility ("default")))
|
|
|
|
void arm64_uc_init(struct uc_struct* uc)
|
|
|
|
{
|
|
|
|
register_accel_types(uc);
|
|
|
|
arm_cpu_register_types(uc);
|
|
|
|
aarch64_cpu_register_types(uc);
|
|
|
|
machvirt_machine_init(uc);
|
|
|
|
uc->reg_read = arm64_reg_read;
|
|
|
|
uc->reg_write = arm64_reg_write;
|
|
|
|
uc->reg_reset = arm64_reg_reset;
|
|
|
|
uc->set_pc = arm64_set_pc;
|
|
|
|
uc_common_init(uc);
|
|
|
|
}
|