5f1a3132c6
Resolve the issue of starting the Loongnix 20.5[1] system failure. Logs: Loading Linux 4.19.0-19-loongson-3 ... Loading initial ramdisk ... PROGRESS CODE: V02010004 I0 PROGRESS CODE: V03101019 I0 Error: unknown opcode. 90000000003a3e6c: 0x382c6d82 [1] http://pkg.loongnix.cn/loongnix/isos/Loongnix-20.5/Loongnix-20.5.cartoon.gui.loongarch64.en.qcow2 Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> Signed-off-by: Song Gao <gaosong@loongson.cn> Message-Id: <20230905123910.3052023-1-gaosong@loongson.cn>
195 lines
5.5 KiB
C++
195 lines
5.5 KiB
C++
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
|
/*
|
|
* Copyright (c) 2021 Loongson Technology Corporation Limited
|
|
*/
|
|
|
|
static bool gen_load(DisasContext *ctx, arg_rr_i *a, MemOp mop)
|
|
{
|
|
TCGv dest = gpr_dst(ctx, a->rd, EXT_NONE);
|
|
TCGv addr = gpr_src(ctx, a->rj, EXT_NONE);
|
|
|
|
addr = make_address_i(ctx, addr, a->imm);
|
|
|
|
tcg_gen_qemu_ld_tl(dest, addr, ctx->mem_idx, mop);
|
|
gen_set_gpr(a->rd, dest, EXT_NONE);
|
|
return true;
|
|
}
|
|
|
|
static bool gen_store(DisasContext *ctx, arg_rr_i *a, MemOp mop)
|
|
{
|
|
TCGv data = gpr_src(ctx, a->rd, EXT_NONE);
|
|
TCGv addr = gpr_src(ctx, a->rj, EXT_NONE);
|
|
|
|
addr = make_address_i(ctx, addr, a->imm);
|
|
|
|
tcg_gen_qemu_st_tl(data, addr, ctx->mem_idx, mop);
|
|
return true;
|
|
}
|
|
|
|
static bool gen_loadx(DisasContext *ctx, arg_rrr *a, MemOp mop)
|
|
{
|
|
TCGv dest = gpr_dst(ctx, a->rd, EXT_NONE);
|
|
TCGv src1 = gpr_src(ctx, a->rj, EXT_NONE);
|
|
TCGv src2 = gpr_src(ctx, a->rk, EXT_NONE);
|
|
TCGv addr = make_address_x(ctx, src1, src2);
|
|
|
|
tcg_gen_qemu_ld_tl(dest, addr, ctx->mem_idx, mop);
|
|
gen_set_gpr(a->rd, dest, EXT_NONE);
|
|
|
|
return true;
|
|
}
|
|
|
|
static bool gen_storex(DisasContext *ctx, arg_rrr *a, MemOp mop)
|
|
{
|
|
TCGv data = gpr_src(ctx, a->rd, EXT_NONE);
|
|
TCGv src1 = gpr_src(ctx, a->rj, EXT_NONE);
|
|
TCGv src2 = gpr_src(ctx, a->rk, EXT_NONE);
|
|
TCGv addr = make_address_x(ctx, src1, src2);
|
|
|
|
tcg_gen_qemu_st_tl(data, addr, ctx->mem_idx, mop);
|
|
|
|
return true;
|
|
}
|
|
|
|
static bool gen_load_gt(DisasContext *ctx, arg_rrr *a, MemOp mop)
|
|
{
|
|
TCGv dest = gpr_dst(ctx, a->rd, EXT_NONE);
|
|
TCGv src1 = gpr_src(ctx, a->rj, EXT_NONE);
|
|
TCGv src2 = gpr_src(ctx, a->rk, EXT_NONE);
|
|
|
|
gen_helper_asrtgt_d(tcg_env, src1, src2);
|
|
src1 = make_address_i(ctx, src1, 0);
|
|
tcg_gen_qemu_ld_tl(dest, src1, ctx->mem_idx, mop);
|
|
gen_set_gpr(a->rd, dest, EXT_NONE);
|
|
|
|
return true;
|
|
}
|
|
|
|
static bool gen_load_le(DisasContext *ctx, arg_rrr *a, MemOp mop)
|
|
{
|
|
TCGv dest = gpr_dst(ctx, a->rd, EXT_NONE);
|
|
TCGv src1 = gpr_src(ctx, a->rj, EXT_NONE);
|
|
TCGv src2 = gpr_src(ctx, a->rk, EXT_NONE);
|
|
|
|
gen_helper_asrtle_d(tcg_env, src1, src2);
|
|
src1 = make_address_i(ctx, src1, 0);
|
|
tcg_gen_qemu_ld_tl(dest, src1, ctx->mem_idx, mop);
|
|
gen_set_gpr(a->rd, dest, EXT_NONE);
|
|
|
|
return true;
|
|
}
|
|
|
|
static bool gen_store_gt(DisasContext *ctx, arg_rrr *a, MemOp mop)
|
|
{
|
|
TCGv data = gpr_src(ctx, a->rd, EXT_NONE);
|
|
TCGv src1 = gpr_src(ctx, a->rj, EXT_NONE);
|
|
TCGv src2 = gpr_src(ctx, a->rk, EXT_NONE);
|
|
|
|
gen_helper_asrtgt_d(tcg_env, src1, src2);
|
|
src1 = make_address_i(ctx, src1, 0);
|
|
tcg_gen_qemu_st_tl(data, src1, ctx->mem_idx, mop);
|
|
|
|
return true;
|
|
}
|
|
|
|
static bool gen_store_le(DisasContext *ctx, arg_rrr *a, MemOp mop)
|
|
{
|
|
TCGv data = gpr_src(ctx, a->rd, EXT_NONE);
|
|
TCGv src1 = gpr_src(ctx, a->rj, EXT_NONE);
|
|
TCGv src2 = gpr_src(ctx, a->rk, EXT_NONE);
|
|
|
|
gen_helper_asrtle_d(tcg_env, src1, src2);
|
|
src1 = make_address_i(ctx, src1, 0);
|
|
tcg_gen_qemu_st_tl(data, src1, ctx->mem_idx, mop);
|
|
|
|
return true;
|
|
}
|
|
|
|
static bool trans_preld(DisasContext *ctx, arg_preld *a)
|
|
{
|
|
return true;
|
|
}
|
|
|
|
static bool trans_preldx(DisasContext *ctx, arg_preldx * a)
|
|
{
|
|
return true;
|
|
}
|
|
|
|
static bool trans_dbar(DisasContext *ctx, arg_dbar * a)
|
|
{
|
|
tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
|
|
return true;
|
|
}
|
|
|
|
static bool trans_ibar(DisasContext *ctx, arg_ibar *a)
|
|
{
|
|
ctx->base.is_jmp = DISAS_STOP;
|
|
return true;
|
|
}
|
|
|
|
static bool gen_ldptr(DisasContext *ctx, arg_rr_i *a, MemOp mop)
|
|
{
|
|
TCGv dest = gpr_dst(ctx, a->rd, EXT_NONE);
|
|
TCGv addr = gpr_src(ctx, a->rj, EXT_NONE);
|
|
|
|
addr = make_address_i(ctx, addr, a->imm);
|
|
|
|
tcg_gen_qemu_ld_tl(dest, addr, ctx->mem_idx, mop);
|
|
gen_set_gpr(a->rd, dest, EXT_NONE);
|
|
return true;
|
|
}
|
|
|
|
static bool gen_stptr(DisasContext *ctx, arg_rr_i *a, MemOp mop)
|
|
{
|
|
TCGv data = gpr_src(ctx, a->rd, EXT_NONE);
|
|
TCGv addr = gpr_src(ctx, a->rj, EXT_NONE);
|
|
|
|
addr = make_address_i(ctx, addr, a->imm);
|
|
|
|
tcg_gen_qemu_st_tl(data, addr, ctx->mem_idx, mop);
|
|
return true;
|
|
}
|
|
|
|
TRANS(ld_b, ALL, gen_load, MO_SB)
|
|
TRANS(ld_h, ALL, gen_load, MO_TESW)
|
|
TRANS(ld_w, ALL, gen_load, MO_TESL)
|
|
TRANS(ld_d, 64, gen_load, MO_TEUQ)
|
|
TRANS(st_b, ALL, gen_store, MO_UB)
|
|
TRANS(st_h, ALL, gen_store, MO_TEUW)
|
|
TRANS(st_w, ALL, gen_store, MO_TEUL)
|
|
TRANS(st_d, 64, gen_store, MO_TEUQ)
|
|
TRANS(ld_bu, ALL, gen_load, MO_UB)
|
|
TRANS(ld_hu, ALL, gen_load, MO_TEUW)
|
|
TRANS(ld_wu, 64, gen_load, MO_TEUL)
|
|
TRANS(ldx_b, 64, gen_loadx, MO_SB)
|
|
TRANS(ldx_h, 64, gen_loadx, MO_TESW)
|
|
TRANS(ldx_w, 64, gen_loadx, MO_TESL)
|
|
TRANS(ldx_d, 64, gen_loadx, MO_TEUQ)
|
|
TRANS(stx_b, 64, gen_storex, MO_UB)
|
|
TRANS(stx_h, 64, gen_storex, MO_TEUW)
|
|
TRANS(stx_w, 64, gen_storex, MO_TEUL)
|
|
TRANS(stx_d, 64, gen_storex, MO_TEUQ)
|
|
TRANS(ldx_bu, 64, gen_loadx, MO_UB)
|
|
TRANS(ldx_hu, 64, gen_loadx, MO_TEUW)
|
|
TRANS(ldx_wu, 64, gen_loadx, MO_TEUL)
|
|
TRANS(ldptr_w, 64, gen_ldptr, MO_TESL)
|
|
TRANS(stptr_w, 64, gen_stptr, MO_TEUL)
|
|
TRANS(ldptr_d, 64, gen_ldptr, MO_TEUQ)
|
|
TRANS(stptr_d, 64, gen_stptr, MO_TEUQ)
|
|
TRANS(ldgt_b, 64, gen_load_gt, MO_SB)
|
|
TRANS(ldgt_h, 64, gen_load_gt, MO_TESW)
|
|
TRANS(ldgt_w, 64, gen_load_gt, MO_TESL)
|
|
TRANS(ldgt_d, 64, gen_load_gt, MO_TEUQ)
|
|
TRANS(ldle_b, 64, gen_load_le, MO_SB)
|
|
TRANS(ldle_h, 64, gen_load_le, MO_TESW)
|
|
TRANS(ldle_w, 64, gen_load_le, MO_TESL)
|
|
TRANS(ldle_d, 64, gen_load_le, MO_TEUQ)
|
|
TRANS(stgt_b, 64, gen_store_gt, MO_UB)
|
|
TRANS(stgt_h, 64, gen_store_gt, MO_TEUW)
|
|
TRANS(stgt_w, 64, gen_store_gt, MO_TEUL)
|
|
TRANS(stgt_d, 64, gen_store_gt, MO_TEUQ)
|
|
TRANS(stle_b, 64, gen_store_le, MO_UB)
|
|
TRANS(stle_h, 64, gen_store_le, MO_TEUW)
|
|
TRANS(stle_w, 64, gen_store_le, MO_TEUL)
|
|
TRANS(stle_d, 64, gen_store_le, MO_TEUQ)
|