ad80e36744
We pass a ResetType argument to the Resettable class enter phase method, but we don't pass it to hold and exit, even though the callsites have it readily available. This means that if a device cared about the ResetType it would need to record it in the enter phase method to use later on. Pass the type to all three of the phase methods to avoid having to do that. Commit created with for dir in hw target include; do \ spatch --macro-file scripts/cocci-macro-file.h \ --sp-file scripts/coccinelle/reset-type.cocci \ --keep-comments --smpl-spacing --in-place \ --include-headers --dir $dir; done and no manual edits. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Edgar E. Iglesias <edgar.iglesias@amd.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Reviewed-by: Luc Michel <luc.michel@amd.com> Message-id: 20240412160809.1260625-5-peter.maydell@linaro.org
322 lines
8.5 KiB
C
322 lines
8.5 KiB
C
/*
|
|
* QEMU CRIS CPU
|
|
*
|
|
* Copyright (c) 2008 AXIS Communications AB
|
|
* Written by Edgar E. Iglesias.
|
|
*
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
*
|
|
* This library is free software; you can redistribute it and/or
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
* License as published by the Free Software Foundation; either
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
*
|
|
* This library is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
* Lesser General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
* License along with this library; if not, see
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
*/
|
|
|
|
#include "qemu/osdep.h"
|
|
#include "qapi/error.h"
|
|
#include "qemu/qemu-print.h"
|
|
#include "cpu.h"
|
|
#include "mmu.h"
|
|
|
|
|
|
static void cris_cpu_set_pc(CPUState *cs, vaddr value)
|
|
{
|
|
CRISCPU *cpu = CRIS_CPU(cs);
|
|
|
|
cpu->env.pc = value;
|
|
}
|
|
|
|
static vaddr cris_cpu_get_pc(CPUState *cs)
|
|
{
|
|
CRISCPU *cpu = CRIS_CPU(cs);
|
|
|
|
return cpu->env.pc;
|
|
}
|
|
|
|
static void cris_restore_state_to_opc(CPUState *cs,
|
|
const TranslationBlock *tb,
|
|
const uint64_t *data)
|
|
{
|
|
CRISCPU *cpu = CRIS_CPU(cs);
|
|
|
|
cpu->env.pc = data[0];
|
|
}
|
|
|
|
static bool cris_cpu_has_work(CPUState *cs)
|
|
{
|
|
return cs->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI);
|
|
}
|
|
|
|
static int cris_cpu_mmu_index(CPUState *cs, bool ifetch)
|
|
{
|
|
return !!(cpu_env(cs)->pregs[PR_CCS] & U_FLAG);
|
|
}
|
|
|
|
static void cris_cpu_reset_hold(Object *obj, ResetType type)
|
|
{
|
|
CPUState *cs = CPU(obj);
|
|
CRISCPUClass *ccc = CRIS_CPU_GET_CLASS(obj);
|
|
CPUCRISState *env = cpu_env(cs);
|
|
uint32_t vr;
|
|
|
|
if (ccc->parent_phases.hold) {
|
|
ccc->parent_phases.hold(obj, type);
|
|
}
|
|
|
|
vr = env->pregs[PR_VR];
|
|
memset(env, 0, offsetof(CPUCRISState, end_reset_fields));
|
|
env->pregs[PR_VR] = vr;
|
|
|
|
#if defined(CONFIG_USER_ONLY)
|
|
/* start in user mode with interrupts enabled. */
|
|
env->pregs[PR_CCS] |= U_FLAG | I_FLAG | P_FLAG;
|
|
#else
|
|
cris_mmu_init(env);
|
|
env->pregs[PR_CCS] = 0;
|
|
#endif
|
|
}
|
|
|
|
static ObjectClass *cris_cpu_class_by_name(const char *cpu_model)
|
|
{
|
|
ObjectClass *oc;
|
|
char *typename;
|
|
|
|
#if defined(CONFIG_USER_ONLY)
|
|
if (strcasecmp(cpu_model, "any") == 0) {
|
|
return object_class_by_name(CRIS_CPU_TYPE_NAME("crisv32"));
|
|
}
|
|
#endif
|
|
|
|
typename = g_strdup_printf(CRIS_CPU_TYPE_NAME("%s"), cpu_model);
|
|
oc = object_class_by_name(typename);
|
|
g_free(typename);
|
|
|
|
return oc;
|
|
}
|
|
|
|
static void cris_cpu_realizefn(DeviceState *dev, Error **errp)
|
|
{
|
|
CPUState *cs = CPU(dev);
|
|
CRISCPUClass *ccc = CRIS_CPU_GET_CLASS(dev);
|
|
Error *local_err = NULL;
|
|
|
|
cpu_exec_realizefn(cs, &local_err);
|
|
if (local_err != NULL) {
|
|
error_propagate(errp, local_err);
|
|
return;
|
|
}
|
|
|
|
cpu_reset(cs);
|
|
qemu_init_vcpu(cs);
|
|
|
|
ccc->parent_realize(dev, errp);
|
|
}
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
static void cris_cpu_set_irq(void *opaque, int irq, int level)
|
|
{
|
|
CRISCPU *cpu = opaque;
|
|
CPUState *cs = CPU(cpu);
|
|
int type = irq == CRIS_CPU_IRQ ? CPU_INTERRUPT_HARD : CPU_INTERRUPT_NMI;
|
|
|
|
if (irq == CRIS_CPU_IRQ) {
|
|
/*
|
|
* The PIC passes us the vector for the IRQ as the value it sends
|
|
* over the qemu_irq line
|
|
*/
|
|
cpu->env.interrupt_vector = level;
|
|
}
|
|
|
|
if (level) {
|
|
cpu_interrupt(cs, type);
|
|
} else {
|
|
cpu_reset_interrupt(cs, type);
|
|
}
|
|
}
|
|
#endif
|
|
|
|
static void cris_disas_set_info(CPUState *cpu, disassemble_info *info)
|
|
{
|
|
if (cpu_env(cpu)->pregs[PR_VR] != 32) {
|
|
info->mach = bfd_mach_cris_v0_v10;
|
|
info->print_insn = print_insn_crisv10;
|
|
} else {
|
|
info->mach = bfd_mach_cris_v32;
|
|
info->print_insn = print_insn_crisv32;
|
|
}
|
|
}
|
|
|
|
static void cris_cpu_initfn(Object *obj)
|
|
{
|
|
CRISCPU *cpu = CRIS_CPU(obj);
|
|
CRISCPUClass *ccc = CRIS_CPU_GET_CLASS(obj);
|
|
CPUCRISState *env = &cpu->env;
|
|
|
|
env->pregs[PR_VR] = ccc->vr;
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
/* IRQ and NMI lines. */
|
|
qdev_init_gpio_in(DEVICE(cpu), cris_cpu_set_irq, 2);
|
|
#endif
|
|
}
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
#include "hw/core/sysemu-cpu-ops.h"
|
|
|
|
static const struct SysemuCPUOps cris_sysemu_ops = {
|
|
.get_phys_page_debug = cris_cpu_get_phys_page_debug,
|
|
};
|
|
#endif
|
|
|
|
#include "hw/core/tcg-cpu-ops.h"
|
|
|
|
static const TCGCPUOps crisv10_tcg_ops = {
|
|
.initialize = cris_initialize_crisv10_tcg,
|
|
.restore_state_to_opc = cris_restore_state_to_opc,
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
.tlb_fill = cris_cpu_tlb_fill,
|
|
.cpu_exec_interrupt = cris_cpu_exec_interrupt,
|
|
.do_interrupt = crisv10_cpu_do_interrupt,
|
|
#endif /* !CONFIG_USER_ONLY */
|
|
};
|
|
|
|
static const TCGCPUOps crisv32_tcg_ops = {
|
|
.initialize = cris_initialize_tcg,
|
|
.restore_state_to_opc = cris_restore_state_to_opc,
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
.tlb_fill = cris_cpu_tlb_fill,
|
|
.cpu_exec_interrupt = cris_cpu_exec_interrupt,
|
|
.do_interrupt = cris_cpu_do_interrupt,
|
|
#endif /* !CONFIG_USER_ONLY */
|
|
};
|
|
|
|
static void crisv8_cpu_class_init(ObjectClass *oc, void *data)
|
|
{
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
|
|
|
|
ccc->vr = 8;
|
|
cc->gdb_read_register = crisv10_cpu_gdb_read_register;
|
|
cc->tcg_ops = &crisv10_tcg_ops;
|
|
}
|
|
|
|
static void crisv9_cpu_class_init(ObjectClass *oc, void *data)
|
|
{
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
|
|
|
|
ccc->vr = 9;
|
|
cc->gdb_read_register = crisv10_cpu_gdb_read_register;
|
|
cc->tcg_ops = &crisv10_tcg_ops;
|
|
}
|
|
|
|
static void crisv10_cpu_class_init(ObjectClass *oc, void *data)
|
|
{
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
|
|
|
|
ccc->vr = 10;
|
|
cc->gdb_read_register = crisv10_cpu_gdb_read_register;
|
|
cc->tcg_ops = &crisv10_tcg_ops;
|
|
}
|
|
|
|
static void crisv11_cpu_class_init(ObjectClass *oc, void *data)
|
|
{
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
|
|
|
|
ccc->vr = 11;
|
|
cc->gdb_read_register = crisv10_cpu_gdb_read_register;
|
|
cc->tcg_ops = &crisv10_tcg_ops;
|
|
}
|
|
|
|
static void crisv17_cpu_class_init(ObjectClass *oc, void *data)
|
|
{
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
|
|
|
|
ccc->vr = 17;
|
|
cc->gdb_read_register = crisv10_cpu_gdb_read_register;
|
|
cc->tcg_ops = &crisv10_tcg_ops;
|
|
}
|
|
|
|
static void crisv32_cpu_class_init(ObjectClass *oc, void *data)
|
|
{
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
|
|
|
|
ccc->vr = 32;
|
|
cc->tcg_ops = &crisv32_tcg_ops;
|
|
}
|
|
|
|
static void cris_cpu_class_init(ObjectClass *oc, void *data)
|
|
{
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
|
|
ResettableClass *rc = RESETTABLE_CLASS(oc);
|
|
|
|
device_class_set_parent_realize(dc, cris_cpu_realizefn,
|
|
&ccc->parent_realize);
|
|
|
|
resettable_class_set_parent_phases(rc, NULL, cris_cpu_reset_hold, NULL,
|
|
&ccc->parent_phases);
|
|
|
|
cc->class_by_name = cris_cpu_class_by_name;
|
|
cc->has_work = cris_cpu_has_work;
|
|
cc->mmu_index = cris_cpu_mmu_index;
|
|
cc->dump_state = cris_cpu_dump_state;
|
|
cc->set_pc = cris_cpu_set_pc;
|
|
cc->get_pc = cris_cpu_get_pc;
|
|
cc->gdb_read_register = cris_cpu_gdb_read_register;
|
|
cc->gdb_write_register = cris_cpu_gdb_write_register;
|
|
#ifndef CONFIG_USER_ONLY
|
|
dc->vmsd = &vmstate_cris_cpu;
|
|
cc->sysemu_ops = &cris_sysemu_ops;
|
|
#endif
|
|
|
|
cc->gdb_num_core_regs = 49;
|
|
cc->gdb_stop_before_watchpoint = true;
|
|
|
|
cc->disas_set_info = cris_disas_set_info;
|
|
}
|
|
|
|
#define DEFINE_CRIS_CPU_TYPE(cpu_model, initfn) \
|
|
{ \
|
|
.parent = TYPE_CRIS_CPU, \
|
|
.class_init = initfn, \
|
|
.name = CRIS_CPU_TYPE_NAME(cpu_model), \
|
|
}
|
|
|
|
static const TypeInfo cris_cpu_model_type_infos[] = {
|
|
{
|
|
.name = TYPE_CRIS_CPU,
|
|
.parent = TYPE_CPU,
|
|
.instance_size = sizeof(CRISCPU),
|
|
.instance_align = __alignof(CRISCPU),
|
|
.instance_init = cris_cpu_initfn,
|
|
.abstract = true,
|
|
.class_size = sizeof(CRISCPUClass),
|
|
.class_init = cris_cpu_class_init,
|
|
},
|
|
DEFINE_CRIS_CPU_TYPE("crisv8", crisv8_cpu_class_init),
|
|
DEFINE_CRIS_CPU_TYPE("crisv9", crisv9_cpu_class_init),
|
|
DEFINE_CRIS_CPU_TYPE("crisv10", crisv10_cpu_class_init),
|
|
DEFINE_CRIS_CPU_TYPE("crisv11", crisv11_cpu_class_init),
|
|
DEFINE_CRIS_CPU_TYPE("crisv17", crisv17_cpu_class_init),
|
|
DEFINE_CRIS_CPU_TYPE("crisv32", crisv32_cpu_class_init),
|
|
};
|
|
|
|
DEFINE_TYPES(cris_cpu_model_type_infos)
|