Peter Maydell
6b3756503b
tcg: Reset data_gen_ptr correctly
tcg/riscv: Implement host vector support
tcg/ppc: Fix tcg_out_rlw_rc
target/i386: Walk NPT in guest real mode
target/i386: Use probe_access_full_mmu in ptw_translate
linux-user: Fix build failure caused by missing __u64 on musl
linux-user: Emulate /proc/self/maps under mmap_lock
linux-user/riscv: Fix definition of RISCV_HWPROBE_EXT_ZVFHMIN
linux-user/ppc: Fix sigmask endianness issue in sigreturn
-----BEGIN PGP SIGNATURE-----
iQFRBAABCgA7FiEEekgeeIaLTbaoWgXAZN846K9+IV8FAmcYbccdHHJpY2hhcmQu
aGVuZGVyc29uQGxpbmFyby5vcmcACgkQZN846K9+IV97TwgAmg27QFCdiTrqZgs2
P1AO40zTgyTAwWx2gykaEuDWNhz/uSWvlBRN0/636wqGPkbJtrRHYM26og4BAThh
o172/IwiZqfKOR1ndHl9j3BrtmrlIlaEEjiikqy1MTZF127irV6JWoJE1mSUrAxy
3Cm1K4gnK/e1+LdWf4Lj+K2lE6PpAK/ppKggzOXhtEgKiH1l4bUCl/Fq54wqphUn
YS+cpmgQDCkXFfmPbQqie0HDpe3bhb75qIDQrbC5JcZdHqV73rTwSZvfUOmS/5Re
18K6nfAXXT+Zm0IrJMey/7b1jUWF3nMUVCTuLvmhSOwBAkIvTVYHko9CjvLtM6YH
UHu3yA==
=V393
-----END PGP SIGNATURE-----
Merge tag 'pull-tcg-20241022' of https://gitlab.com/rth7680/qemu into staging
tcg: Reset data_gen_ptr correctly
tcg/riscv: Implement host vector support
tcg/ppc: Fix tcg_out_rlw_rc
target/i386: Walk NPT in guest real mode
target/i386: Use probe_access_full_mmu in ptw_translate
linux-user: Fix build failure caused by missing __u64 on musl
linux-user: Emulate /proc/self/maps under mmap_lock
linux-user/riscv: Fix definition of RISCV_HWPROBE_EXT_ZVFHMIN
linux-user/ppc: Fix sigmask endianness issue in sigreturn
# -----BEGIN PGP SIGNATURE-----
#
# iQFRBAABCgA7FiEEekgeeIaLTbaoWgXAZN846K9+IV8FAmcYbccdHHJpY2hhcmQu
# aGVuZGVyc29uQGxpbmFyby5vcmcACgkQZN846K9+IV97TwgAmg27QFCdiTrqZgs2
# P1AO40zTgyTAwWx2gykaEuDWNhz/uSWvlBRN0/636wqGPkbJtrRHYM26og4BAThh
# o172/IwiZqfKOR1ndHl9j3BrtmrlIlaEEjiikqy1MTZF127irV6JWoJE1mSUrAxy
# 3Cm1K4gnK/e1+LdWf4Lj+K2lE6PpAK/ppKggzOXhtEgKiH1l4bUCl/Fq54wqphUn
# YS+cpmgQDCkXFfmPbQqie0HDpe3bhb75qIDQrbC5JcZdHqV73rTwSZvfUOmS/5Re
# 18K6nfAXXT+Zm0IrJMey/7b1jUWF3nMUVCTuLvmhSOwBAkIvTVYHko9CjvLtM6YH
# UHu3yA==
# =V393
# -----END PGP SIGNATURE-----
# gpg: Signature made Wed 23 Oct 2024 04:30:15 BST
# gpg: using RSA key 7A481E78868B4DB6A85A05C064DF38E8AF7E215F
# gpg: issuer "richard.henderson@linaro.org"
# gpg: Good signature from "Richard Henderson <richard.henderson@linaro.org>" [full]
# Primary key fingerprint: 7A48 1E78 868B 4DB6 A85A 05C0 64DF 38E8 AF7E 215F
* tag 'pull-tcg-20241022' of https://gitlab.com/rth7680/qemu: (24 commits)
linux-user/riscv: Fix definition of RISCV_HWPROBE_EXT_ZVFHMIN
linux-user: Fix build failure caused by missing __u64 on musl
linux-user: Trace rt_sigprocmask's sigsets
linux-user/ppc: Fix sigmask endianness issue in sigreturn
linux-user: Emulate /proc/self/maps under mmap_lock
target/i386: Remove ra parameter from ptw_translate
target/i386: Use probe_access_full_mmu in ptw_translate
target/i386: Walk NPT in guest real mode
include/exec: Improve probe_access_full{, _mmu} documentation
tcg/ppc: Fix tcg_out_rlw_rc
tcg/riscv: Enable native vector support for TCG host
tcg/riscv: Implement vector roti/v/x ops
tcg/riscv: Implement vector shi/s/v ops
tcg/riscv: Implement vector min/max ops
tcg/riscv: Implement vector sat/mul ops
tcg/riscv: Accept constant first argument to sub_vec
tcg/riscv: Implement vector neg ops
tcg/riscv: Implement vector cmp/cmpsel ops
tcg/riscv: Add support for basic vector opcodes
tcg/riscv: Implement vector mov/dup{m/i}
...
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2024-10-24 15:21:42 +01:00
..
2024-10-15 15:16:17 +01:00
2024-10-15 15:16:17 +01:00
2024-10-15 15:16:17 +01:00
2024-10-18 15:03:35 +02:00
2024-10-18 15:03:35 +02:00
2024-06-19 12:47:11 -07:00
2023-06-13 11:28:58 +02:00
2023-12-19 19:03:38 +01:00
2023-10-04 09:52:06 -04:00
2024-01-22 11:00:12 -05:00
2024-07-30 07:59:23 +10:00
2024-06-28 14:44:51 +02:00
2024-06-19 10:55:12 -07:00
2024-07-30 07:59:23 +10:00
2024-10-22 11:57:25 -07:00
2024-09-20 10:04:34 +03:00
2023-10-31 15:41:42 +01:00
2024-09-20 10:00:27 +03:00
2024-05-14 12:46:39 +02:00
2024-10-15 15:16:17 +01:00
2024-01-18 10:43:51 +01:00
2024-09-13 20:11:13 +02:00
2023-11-15 12:06:05 +03:00
2024-07-30 07:59:23 +10:00
2023-10-06 13:27:48 +02:00
2024-09-10 14:02:16 +02:00
2024-06-05 12:14:20 -07:00
2023-08-09 09:26:32 -07:00
2024-10-10 12:33:31 +01:00
2024-10-08 15:28:55 -04:00
2024-10-15 15:16:17 +01:00
2024-04-30 16:12:05 -07:00
2024-01-08 10:45:43 -05:00
2024-10-14 17:34:09 +04:00
2024-07-03 10:24:12 -07:00
2024-08-13 16:35:47 +02:00
2024-02-28 11:31:28 +08:00
2024-06-21 09:47:22 -03:00
2024-08-05 08:21:59 +10:00
2024-02-06 08:15:22 +01:00
2023-08-31 19:47:43 +02:00
2024-09-30 10:53:18 +03:00
2024-04-18 11:17:27 +02:00
2023-06-06 09:42:14 +02:00
2024-10-02 16:14:29 +04:00
2024-04-24 09:50:58 +02:00
2024-10-22 11:44:23 +01:00
2024-10-03 10:32:54 +01:00
2024-01-08 10:45:43 -05:00
2023-11-15 12:06:05 +03:00
2024-01-08 10:45:43 -05:00
2024-06-19 12:42:03 +02:00
2023-11-03 09:20:31 +01:00
2023-09-01 13:34:03 -07:00
2023-10-31 15:42:14 +01:00
2023-08-29 10:49:24 +02:00
2024-09-20 10:11:59 +03:00
2023-06-27 17:08:56 +02:00
2024-10-08 15:28:55 -04:00
2023-11-03 09:20:31 +01:00
2024-07-02 09:27:56 -04:00
2024-01-26 07:04:53 +01:00