Add MemTxAttrs to the IOTLB
Add a MemTxAttrs field to the IOTLB, and allow target-specific code to set it via a new tlb_set_page_with_attrs() function; pass the attributes through to the device when making IO accesses. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Paolo Bonzini <pbonzini@redhat.com> Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
This commit is contained in:
parent
e469b22ffd
commit
fadc1cbe85
18
cputlb.c
18
cputlb.c
@ -249,9 +249,9 @@ static void tlb_add_large_page(CPUArchState *env, target_ulong vaddr,
|
|||||||
* Called from TCG-generated code, which is under an RCU read-side
|
* Called from TCG-generated code, which is under an RCU read-side
|
||||||
* critical section.
|
* critical section.
|
||||||
*/
|
*/
|
||||||
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
|
void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
|
||||||
hwaddr paddr, int prot,
|
hwaddr paddr, MemTxAttrs attrs, int prot,
|
||||||
int mmu_idx, target_ulong size)
|
int mmu_idx, target_ulong size)
|
||||||
{
|
{
|
||||||
CPUArchState *env = cpu->env_ptr;
|
CPUArchState *env = cpu->env_ptr;
|
||||||
MemoryRegionSection *section;
|
MemoryRegionSection *section;
|
||||||
@ -302,6 +302,7 @@ void tlb_set_page(CPUState *cpu, target_ulong vaddr,
|
|||||||
|
|
||||||
/* refill the tlb */
|
/* refill the tlb */
|
||||||
env->iotlb[mmu_idx][index].addr = iotlb - vaddr;
|
env->iotlb[mmu_idx][index].addr = iotlb - vaddr;
|
||||||
|
env->iotlb[mmu_idx][index].attrs = attrs;
|
||||||
te->addend = addend - vaddr;
|
te->addend = addend - vaddr;
|
||||||
if (prot & PAGE_READ) {
|
if (prot & PAGE_READ) {
|
||||||
te->addr_read = address;
|
te->addr_read = address;
|
||||||
@ -331,6 +332,17 @@ void tlb_set_page(CPUState *cpu, target_ulong vaddr,
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/* Add a new TLB entry, but without specifying the memory
|
||||||
|
* transaction attributes to be used.
|
||||||
|
*/
|
||||||
|
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
|
||||||
|
hwaddr paddr, int prot,
|
||||||
|
int mmu_idx, target_ulong size)
|
||||||
|
{
|
||||||
|
tlb_set_page_with_attrs(cpu, vaddr, paddr, MEMTXATTRS_UNSPECIFIED,
|
||||||
|
prot, mmu_idx, size);
|
||||||
|
}
|
||||||
|
|
||||||
/* NOTE: this function can trigger an exception */
|
/* NOTE: this function can trigger an exception */
|
||||||
/* NOTE2: the returned address is not exactly the physical address: it
|
/* NOTE2: the returned address is not exactly the physical address: it
|
||||||
* is actually a ram_addr_t (in system mode; the user mode emulation
|
* is actually a ram_addr_t (in system mode; the user mode emulation
|
||||||
|
@ -30,6 +30,7 @@
|
|||||||
#ifndef CONFIG_USER_ONLY
|
#ifndef CONFIG_USER_ONLY
|
||||||
#include "exec/hwaddr.h"
|
#include "exec/hwaddr.h"
|
||||||
#endif
|
#endif
|
||||||
|
#include "exec/memattrs.h"
|
||||||
|
|
||||||
#ifndef TARGET_LONG_BITS
|
#ifndef TARGET_LONG_BITS
|
||||||
#error TARGET_LONG_BITS must be defined before including this header
|
#error TARGET_LONG_BITS must be defined before including this header
|
||||||
@ -109,6 +110,7 @@ QEMU_BUILD_BUG_ON(sizeof(CPUTLBEntry) != (1 << CPU_TLB_ENTRY_BITS));
|
|||||||
*/
|
*/
|
||||||
typedef struct CPUIOTLBEntry {
|
typedef struct CPUIOTLBEntry {
|
||||||
hwaddr addr;
|
hwaddr addr;
|
||||||
|
MemTxAttrs attrs;
|
||||||
} CPUIOTLBEntry;
|
} CPUIOTLBEntry;
|
||||||
|
|
||||||
#define CPU_COMMON_TLB \
|
#define CPU_COMMON_TLB \
|
||||||
|
@ -105,6 +105,9 @@ void tlb_flush(CPUState *cpu, int flush_global);
|
|||||||
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
|
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
|
||||||
hwaddr paddr, int prot,
|
hwaddr paddr, int prot,
|
||||||
int mmu_idx, target_ulong size);
|
int mmu_idx, target_ulong size);
|
||||||
|
void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
|
||||||
|
hwaddr paddr, MemTxAttrs attrs,
|
||||||
|
int prot, int mmu_idx, target_ulong size);
|
||||||
void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
|
void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
|
||||||
#else
|
#else
|
||||||
static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
|
static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
|
||||||
|
@ -160,7 +160,7 @@ static inline DATA_TYPE glue(io_read, SUFFIX)(CPUArchState *env,
|
|||||||
|
|
||||||
cpu->mem_io_vaddr = addr;
|
cpu->mem_io_vaddr = addr;
|
||||||
memory_region_dispatch_read(mr, physaddr, &val, 1 << SHIFT,
|
memory_region_dispatch_read(mr, physaddr, &val, 1 << SHIFT,
|
||||||
MEMTXATTRS_UNSPECIFIED);
|
iotlbentry->attrs);
|
||||||
return val;
|
return val;
|
||||||
}
|
}
|
||||||
#endif
|
#endif
|
||||||
@ -382,7 +382,7 @@ static inline void glue(io_write, SUFFIX)(CPUArchState *env,
|
|||||||
cpu->mem_io_vaddr = addr;
|
cpu->mem_io_vaddr = addr;
|
||||||
cpu->mem_io_pc = retaddr;
|
cpu->mem_io_pc = retaddr;
|
||||||
memory_region_dispatch_write(mr, physaddr, val, 1 << SHIFT,
|
memory_region_dispatch_write(mr, physaddr, val, 1 << SHIFT,
|
||||||
MEMTXATTRS_UNSPECIFIED);
|
iotlbentry->attrs);
|
||||||
}
|
}
|
||||||
|
|
||||||
void helper_le_st_name(CPUArchState *env, target_ulong addr, DATA_TYPE val,
|
void helper_le_st_name(CPUArchState *env, target_ulong addr, DATA_TYPE val,
|
||||||
|
Loading…
Reference in New Issue
Block a user