target/i386: Add support for PREFETCHIT0/1 in CPUID enumeration
Latest Intel platform Granite Rapids has introduced a new instruction - PREFETCHIT0/1, which moves code to memory (cache) closer to the processor depending on specific hints. The bit definition: CPUID.(EAX=7,ECX=1):EDX[bit 14] Add CPUID definition for PREFETCHIT0/1. Signed-off-by: Jiaxi Chen <jiaxi.chen@linux.intel.com> Signed-off-by: Tao Su <tao1.su@linux.intel.com> Reviewed-by: Xiaoyao Li <xiaoyao.li@intel.com> Message-Id: <20230303065913.1246327-7-tao1.su@linux.intel.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
This commit is contained in:
parent
ecd2e6ca03
commit
d1a1111514
@ -897,7 +897,7 @@ FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
|
|||||||
NULL, NULL, NULL, NULL,
|
NULL, NULL, NULL, NULL,
|
||||||
"avx-vnni-int8", "avx-ne-convert", NULL, NULL,
|
"avx-vnni-int8", "avx-ne-convert", NULL, NULL,
|
||||||
NULL, NULL, NULL, NULL,
|
NULL, NULL, NULL, NULL,
|
||||||
NULL, NULL, NULL, NULL,
|
NULL, NULL, "prefetchiti", NULL,
|
||||||
NULL, NULL, NULL, NULL,
|
NULL, NULL, NULL, NULL,
|
||||||
NULL, NULL, NULL, NULL,
|
NULL, NULL, NULL, NULL,
|
||||||
NULL, NULL, NULL, NULL,
|
NULL, NULL, NULL, NULL,
|
||||||
|
@ -925,6 +925,8 @@ uint64_t x86_cpu_get_supported_feature_word(FeatureWord w,
|
|||||||
#define CPUID_7_1_EDX_AVX_VNNI_INT8 (1U << 4)
|
#define CPUID_7_1_EDX_AVX_VNNI_INT8 (1U << 4)
|
||||||
/* AVX NE CONVERT Instructions */
|
/* AVX NE CONVERT Instructions */
|
||||||
#define CPUID_7_1_EDX_AVX_NE_CONVERT (1U << 5)
|
#define CPUID_7_1_EDX_AVX_NE_CONVERT (1U << 5)
|
||||||
|
/* PREFETCHIT0/1 Instructions */
|
||||||
|
#define CPUID_7_1_EDX_PREFETCHITI (1U << 14)
|
||||||
|
|
||||||
/* XFD Extend Feature Disabled */
|
/* XFD Extend Feature Disabled */
|
||||||
#define CPUID_D_1_EAX_XFD (1U << 4)
|
#define CPUID_D_1_EAX_XFD (1U << 4)
|
||||||
|
Loading…
x
Reference in New Issue
Block a user