target-or32: Add interrupt support
Add OpenRISC interrupt support. Signed-off-by: Jia Liu <proljc@gmail.com> Signed-off-by: Blue Swirl <blauwirbel@gmail.com>
This commit is contained in:
parent
726fe04572
commit
b6a71ef7e0
17
cpu-exec.c
17
cpu-exec.c
@ -388,6 +388,23 @@ int cpu_exec(CPUArchState *env)
|
|||||||
do_interrupt(env);
|
do_interrupt(env);
|
||||||
next_tb = 0;
|
next_tb = 0;
|
||||||
}
|
}
|
||||||
|
#elif defined(TARGET_OPENRISC)
|
||||||
|
{
|
||||||
|
int idx = -1;
|
||||||
|
if ((interrupt_request & CPU_INTERRUPT_HARD)
|
||||||
|
&& (env->sr & SR_IEE)) {
|
||||||
|
idx = EXCP_INT;
|
||||||
|
}
|
||||||
|
if ((interrupt_request & CPU_INTERRUPT_TIMER)
|
||||||
|
&& (env->sr & SR_TEE)) {
|
||||||
|
idx = EXCP_TICK;
|
||||||
|
}
|
||||||
|
if (idx >= 0) {
|
||||||
|
env->exception_index = idx;
|
||||||
|
do_interrupt(env);
|
||||||
|
next_tb = 0;
|
||||||
|
}
|
||||||
|
}
|
||||||
#elif defined(TARGET_SPARC)
|
#elif defined(TARGET_SPARC)
|
||||||
if (interrupt_request & CPU_INTERRUPT_HARD) {
|
if (interrupt_request & CPU_INTERRUPT_HARD) {
|
||||||
if (cpu_interrupts_enabled(env) &&
|
if (cpu_interrupts_enabled(env) &&
|
||||||
|
@ -1,3 +1,3 @@
|
|||||||
obj-$(CONFIG_SOFTMMU) += machine.o
|
obj-$(CONFIG_SOFTMMU) += machine.o
|
||||||
obj-y += cpu.o interrupt.o mmu.o translate.o
|
obj-y += cpu.o interrupt.o mmu.o translate.o
|
||||||
obj-y += mmu_helper.o
|
obj-y += interrupt_helper.o mmu_helper.o
|
||||||
|
@ -83,6 +83,9 @@ enum {
|
|||||||
/* Internal flags, delay slot flag */
|
/* Internal flags, delay slot flag */
|
||||||
#define D_FLAG 1
|
#define D_FLAG 1
|
||||||
|
|
||||||
|
/* Interrupt */
|
||||||
|
#define NR_IRQS 32
|
||||||
|
|
||||||
/* Registers */
|
/* Registers */
|
||||||
enum {
|
enum {
|
||||||
R0 = 0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10,
|
R0 = 0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10,
|
||||||
@ -309,6 +312,7 @@ typedef struct CPUOpenRISCState {
|
|||||||
uint32_t picmr; /* Interrupt mask register */
|
uint32_t picmr; /* Interrupt mask register */
|
||||||
uint32_t picsr; /* Interrupt contrl register*/
|
uint32_t picsr; /* Interrupt contrl register*/
|
||||||
#endif
|
#endif
|
||||||
|
void *irq[32]; /* Interrupt irq input */
|
||||||
} CPUOpenRISCState;
|
} CPUOpenRISCState;
|
||||||
|
|
||||||
/**
|
/**
|
||||||
@ -392,9 +396,11 @@ static inline int cpu_mmu_index(CPUOpenRISCState *env)
|
|||||||
return (env->sr & SR_SM) == 0 ? MMU_USER_IDX : MMU_SUPERVISOR_IDX;
|
return (env->sr & SR_SM) == 0 ? MMU_USER_IDX : MMU_SUPERVISOR_IDX;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
#define CPU_INTERRUPT_TIMER CPU_INTERRUPT_TGT_INT_0
|
||||||
static inline bool cpu_has_work(CPUOpenRISCState *env)
|
static inline bool cpu_has_work(CPUOpenRISCState *env)
|
||||||
{
|
{
|
||||||
return true;
|
return env->interrupt_request & (CPU_INTERRUPT_HARD |
|
||||||
|
CPU_INTERRUPT_TIMER);
|
||||||
}
|
}
|
||||||
|
|
||||||
#include "exec-all.h"
|
#include "exec-all.h"
|
||||||
|
25
target-openrisc/helper.h
Normal file
25
target-openrisc/helper.h
Normal file
@ -0,0 +1,25 @@
|
|||||||
|
/*
|
||||||
|
* OpenRISC helper defines
|
||||||
|
*
|
||||||
|
* Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
|
||||||
|
*
|
||||||
|
* This library is free software; you can redistribute it and/or
|
||||||
|
* modify it under the terms of the GNU Lesser General Public
|
||||||
|
* License as published by the Free Software Foundation; either
|
||||||
|
* version 2 of the License, or (at your option) any later version.
|
||||||
|
*
|
||||||
|
* This library is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
||||||
|
* Lesser General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU Lesser General Public
|
||||||
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include "def-helper.h"
|
||||||
|
|
||||||
|
/* interrupt */
|
||||||
|
DEF_HELPER_FLAGS_1(rfe, 0, void, env)
|
||||||
|
|
||||||
|
#include "def-helper.h"
|
@ -27,4 +27,48 @@
|
|||||||
|
|
||||||
void do_interrupt(CPUOpenRISCState *env)
|
void do_interrupt(CPUOpenRISCState *env)
|
||||||
{
|
{
|
||||||
|
#ifndef CONFIG_USER_ONLY
|
||||||
|
if (env->flags & D_FLAG) { /* Delay Slot insn */
|
||||||
|
env->flags &= ~D_FLAG;
|
||||||
|
env->sr |= SR_DSX;
|
||||||
|
if (env->exception_index == EXCP_TICK ||
|
||||||
|
env->exception_index == EXCP_INT ||
|
||||||
|
env->exception_index == EXCP_SYSCALL ||
|
||||||
|
env->exception_index == EXCP_FPE) {
|
||||||
|
env->epcr = env->jmp_pc;
|
||||||
|
} else {
|
||||||
|
env->epcr = env->pc - 4;
|
||||||
|
}
|
||||||
|
} else {
|
||||||
|
if (env->exception_index == EXCP_TICK ||
|
||||||
|
env->exception_index == EXCP_INT ||
|
||||||
|
env->exception_index == EXCP_SYSCALL ||
|
||||||
|
env->exception_index == EXCP_FPE) {
|
||||||
|
env->epcr = env->npc;
|
||||||
|
} else {
|
||||||
|
env->epcr = env->pc;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
/* For machine-state changed between user-mode and supervisor mode,
|
||||||
|
we need flush TLB when we enter&exit EXCP. */
|
||||||
|
tlb_flush(env, 1);
|
||||||
|
|
||||||
|
env->esr = env->sr;
|
||||||
|
env->sr &= ~SR_DME;
|
||||||
|
env->sr &= ~SR_IME;
|
||||||
|
env->sr |= SR_SM;
|
||||||
|
env->sr &= ~SR_IEE;
|
||||||
|
env->sr &= ~SR_TEE;
|
||||||
|
env->tlb->cpu_openrisc_map_address_data = &cpu_openrisc_get_phys_nommu;
|
||||||
|
env->tlb->cpu_openrisc_map_address_code = &cpu_openrisc_get_phys_nommu;
|
||||||
|
|
||||||
|
if (env->exception_index > 0 && env->exception_index < EXCP_NR) {
|
||||||
|
env->pc = (env->exception_index << 8);
|
||||||
|
} else {
|
||||||
|
cpu_abort(env, "Unhandled exception 0x%x\n", env->exception_index);
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
|
||||||
|
env->exception_index = -1;
|
||||||
}
|
}
|
||||||
|
57
target-openrisc/interrupt_helper.c
Normal file
57
target-openrisc/interrupt_helper.c
Normal file
@ -0,0 +1,57 @@
|
|||||||
|
/*
|
||||||
|
* OpenRISC interrupt helper routines
|
||||||
|
*
|
||||||
|
* Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
|
||||||
|
* Feng Gao <gf91597@gmail.com>
|
||||||
|
*
|
||||||
|
* This library is free software; you can redistribute it and/or
|
||||||
|
* modify it under the terms of the GNU Lesser General Public
|
||||||
|
* License as published by the Free Software Foundation; either
|
||||||
|
* version 2 of the License, or (at your option) any later version.
|
||||||
|
*
|
||||||
|
* This library is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
||||||
|
* Lesser General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU Lesser General Public
|
||||||
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include "cpu.h"
|
||||||
|
#include "helper.h"
|
||||||
|
|
||||||
|
void HELPER(rfe)(CPUOpenRISCState *env)
|
||||||
|
{
|
||||||
|
OpenRISCCPU *cpu = OPENRISC_CPU(ENV_GET_CPU(env));
|
||||||
|
#ifndef CONFIG_USER_ONLY
|
||||||
|
int need_flush_tlb = (cpu->env.sr & (SR_SM | SR_IME | SR_DME)) ^
|
||||||
|
(cpu->env.esr & (SR_SM | SR_IME | SR_DME));
|
||||||
|
#endif
|
||||||
|
cpu->env.pc = cpu->env.epcr;
|
||||||
|
cpu->env.npc = cpu->env.epcr;
|
||||||
|
cpu->env.sr = cpu->env.esr;
|
||||||
|
|
||||||
|
#ifndef CONFIG_USER_ONLY
|
||||||
|
if (cpu->env.sr & SR_DME) {
|
||||||
|
cpu->env.tlb->cpu_openrisc_map_address_data =
|
||||||
|
&cpu_openrisc_get_phys_data;
|
||||||
|
} else {
|
||||||
|
cpu->env.tlb->cpu_openrisc_map_address_data =
|
||||||
|
&cpu_openrisc_get_phys_nommu;
|
||||||
|
}
|
||||||
|
|
||||||
|
if (cpu->env.sr & SR_IME) {
|
||||||
|
cpu->env.tlb->cpu_openrisc_map_address_code =
|
||||||
|
&cpu_openrisc_get_phys_code;
|
||||||
|
} else {
|
||||||
|
cpu->env.tlb->cpu_openrisc_map_address_code =
|
||||||
|
&cpu_openrisc_get_phys_nommu;
|
||||||
|
}
|
||||||
|
|
||||||
|
if (need_flush_tlb) {
|
||||||
|
tlb_flush(&cpu->env, 1);
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
cpu->env.interrupt_request |= CPU_INTERRUPT_EXITTB;
|
||||||
|
}
|
Loading…
Reference in New Issue
Block a user