target/arm: Update SCTLR bits to ARMv9.2
Update SCTLR_ELx fields per ARM DDI0487 H.a. Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Reviewed-by: Alex Bennée <alex.bennee@linaro.org> Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
This commit is contained in:
parent
f527d66183
commit
ad1e60184c
@ -1233,6 +1233,20 @@ void pmu_init(ARMCPU *cpu);
|
||||
#define SCTLR_ATA0 (1ULL << 42) /* v8.5-MemTag */
|
||||
#define SCTLR_ATA (1ULL << 43) /* v8.5-MemTag */
|
||||
#define SCTLR_DSSBS_64 (1ULL << 44) /* v8.5, AArch64 only */
|
||||
#define SCTLR_TWEDEn (1ULL << 45) /* FEAT_TWED */
|
||||
#define SCTLR_TWEDEL MAKE_64_MASK(46, 4) /* FEAT_TWED */
|
||||
#define SCTLR_TMT0 (1ULL << 50) /* FEAT_TME */
|
||||
#define SCTLR_TMT (1ULL << 51) /* FEAT_TME */
|
||||
#define SCTLR_TME0 (1ULL << 52) /* FEAT_TME */
|
||||
#define SCTLR_TME (1ULL << 53) /* FEAT_TME */
|
||||
#define SCTLR_EnASR (1ULL << 54) /* FEAT_LS64_V */
|
||||
#define SCTLR_EnAS0 (1ULL << 55) /* FEAT_LS64_ACCDATA */
|
||||
#define SCTLR_EnALS (1ULL << 56) /* FEAT_LS64 */
|
||||
#define SCTLR_EPAN (1ULL << 57) /* FEAT_PAN3 */
|
||||
#define SCTLR_EnTP2 (1ULL << 60) /* FEAT_SME */
|
||||
#define SCTLR_NMI (1ULL << 61) /* FEAT_NMI */
|
||||
#define SCTLR_SPINTMASK (1ULL << 62) /* FEAT_NMI */
|
||||
#define SCTLR_TIDCP (1ULL << 63) /* FEAT_TIDCP1 */
|
||||
|
||||
#define CPTR_TCPAC (1U << 31)
|
||||
#define CPTR_TTA (1U << 20)
|
||||
|
Loading…
Reference in New Issue
Block a user