target-mips: make sure constants are in the second argument
Signed-off-by: Aurelien Jarno <aurelien@aurel32.net>
This commit is contained in:
parent
cc739bb0c4
commit
941694d09a
@ -803,9 +803,9 @@ generate_exception (DisasContext *ctx, int excp)
|
||||
}
|
||||
|
||||
/* Addresses computation */
|
||||
static inline void gen_op_addr_add (DisasContext *ctx, TCGv t0, TCGv t1)
|
||||
static inline void gen_op_addr_add (DisasContext *ctx, TCGv ret, TCGv arg0, TCGv arg1)
|
||||
{
|
||||
tcg_gen_add_tl(t0, t0, t1);
|
||||
tcg_gen_add_tl(ret, arg0, arg1);
|
||||
|
||||
#if defined(TARGET_MIPS64)
|
||||
/* For compatibility with 32-bit code, data reference in user mode
|
||||
@ -813,7 +813,7 @@ static inline void gen_op_addr_add (DisasContext *ctx, TCGv t0, TCGv t1)
|
||||
See the MIPS64 PRA manual, section 4.10. */
|
||||
if (((ctx->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) &&
|
||||
!(ctx->hflags & MIPS_HFLAG_UX)) {
|
||||
tcg_gen_ext32s_i64(t0, t0);
|
||||
tcg_gen_ext32s_i64(ret, ret);
|
||||
}
|
||||
#endif
|
||||
}
|
||||
@ -1005,7 +1005,7 @@ static void gen_ldst (DisasContext *ctx, uint32_t opc, int rt,
|
||||
gen_load_gpr(t0, base);
|
||||
} else {
|
||||
tcg_gen_movi_tl(t0, offset);
|
||||
gen_op_addr_add(ctx, t0, cpu_gpr[base]);
|
||||
gen_op_addr_add(ctx, t0, cpu_gpr[base], t0);
|
||||
}
|
||||
/* Don't do NOP if destination is zero: we must perform the actual
|
||||
memory access. */
|
||||
@ -1163,7 +1163,7 @@ static void gen_st_cond (DisasContext *ctx, uint32_t opc, int rt,
|
||||
gen_load_gpr(t0, base);
|
||||
} else {
|
||||
tcg_gen_movi_tl(t0, offset);
|
||||
gen_op_addr_add(ctx, t0, cpu_gpr[base]);
|
||||
gen_op_addr_add(ctx, t0, cpu_gpr[base], t0);
|
||||
}
|
||||
/* Don't do NOP if destination is zero: we must perform the actual
|
||||
memory access. */
|
||||
@ -1202,7 +1202,7 @@ static void gen_flt_ldst (DisasContext *ctx, uint32_t opc, int ft,
|
||||
gen_load_gpr(t0, base);
|
||||
} else {
|
||||
tcg_gen_movi_tl(t0, offset);
|
||||
gen_op_addr_add(ctx, t0, cpu_gpr[base]);
|
||||
gen_op_addr_add(ctx, t0, cpu_gpr[base], t0);
|
||||
}
|
||||
/* Don't do NOP if destination is zero: we must perform the actual
|
||||
memory access. */
|
||||
@ -7264,7 +7264,7 @@ static void gen_flt3_ldst (DisasContext *ctx, uint32_t opc,
|
||||
gen_load_gpr(t0, base);
|
||||
} else {
|
||||
gen_load_gpr(t0, index);
|
||||
gen_op_addr_add(ctx, t0, cpu_gpr[base]);
|
||||
gen_op_addr_add(ctx, t0, cpu_gpr[base], t0);
|
||||
}
|
||||
/* Don't do NOP if destination is zero: we must perform the actual
|
||||
memory access. */
|
||||
|
Loading…
Reference in New Issue
Block a user