tcg/s390x: Always set TCG_TARGET_HAS_direct_jump
Since USE_REG_TB is removed, there is no need to load the target TB address into a register. Reviewed-by: Ilya Leoshkevich <iii@linux.ibm.com> Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
This commit is contained in:
parent
ccbecb441e
commit
6bd739ed37
@ -996,28 +996,6 @@ static inline bool tcg_out_sti(TCGContext *s, TCGType type, TCGArg val,
|
|||||||
return false;
|
return false;
|
||||||
}
|
}
|
||||||
|
|
||||||
/* load data from an absolute host address */
|
|
||||||
static void tcg_out_ld_abs(TCGContext *s, TCGType type,
|
|
||||||
TCGReg dest, const void *abs)
|
|
||||||
{
|
|
||||||
intptr_t addr = (intptr_t)abs;
|
|
||||||
|
|
||||||
if (HAVE_FACILITY(GEN_INST_EXT) && !(addr & 1)) {
|
|
||||||
ptrdiff_t disp = tcg_pcrel_diff(s, abs) >> 1;
|
|
||||||
if (disp == (int32_t)disp) {
|
|
||||||
if (type == TCG_TYPE_I32) {
|
|
||||||
tcg_out_insn(s, RIL, LRL, dest, disp);
|
|
||||||
} else {
|
|
||||||
tcg_out_insn(s, RIL, LGRL, dest, disp);
|
|
||||||
}
|
|
||||||
return;
|
|
||||||
}
|
|
||||||
}
|
|
||||||
|
|
||||||
tcg_out_movi(s, TCG_TYPE_PTR, dest, addr & ~0xffff);
|
|
||||||
tcg_out_ld(s, type, dest, dest, addr & 0xffff);
|
|
||||||
}
|
|
||||||
|
|
||||||
static inline void tcg_out_risbg(TCGContext *s, TCGReg dest, TCGReg src,
|
static inline void tcg_out_risbg(TCGContext *s, TCGReg dest, TCGReg src,
|
||||||
int msb, int lsb, int ofs, int z)
|
int msb, int lsb, int ofs, int z)
|
||||||
{
|
{
|
||||||
@ -2037,7 +2015,6 @@ static inline void tcg_out_op(TCGContext *s, TCGOpcode opc,
|
|||||||
|
|
||||||
case INDEX_op_goto_tb:
|
case INDEX_op_goto_tb:
|
||||||
a0 = args[0];
|
a0 = args[0];
|
||||||
if (s->tb_jmp_insn_offset) {
|
|
||||||
/*
|
/*
|
||||||
* branch displacement must be aligned for atomic patching;
|
* branch displacement must be aligned for atomic patching;
|
||||||
* see if we need to add extra nop before branch
|
* see if we need to add extra nop before branch
|
||||||
@ -2048,13 +2025,6 @@ static inline void tcg_out_op(TCGContext *s, TCGOpcode opc,
|
|||||||
tcg_out16(s, RIL_BRCL | (S390_CC_ALWAYS << 4));
|
tcg_out16(s, RIL_BRCL | (S390_CC_ALWAYS << 4));
|
||||||
s->tb_jmp_insn_offset[a0] = tcg_current_code_size(s);
|
s->tb_jmp_insn_offset[a0] = tcg_current_code_size(s);
|
||||||
s->code_ptr += 2;
|
s->code_ptr += 2;
|
||||||
} else {
|
|
||||||
/* load address stored at s->tb_jmp_target_addr + a0 */
|
|
||||||
tcg_out_ld_abs(s, TCG_TYPE_PTR, TCG_TMP0,
|
|
||||||
tcg_splitwx_to_rx(s->tb_jmp_target_addr + a0));
|
|
||||||
/* and go there */
|
|
||||||
tcg_out_insn(s, RR, BCR, S390_CC_ALWAYS, TCG_TMP0);
|
|
||||||
}
|
|
||||||
set_jmp_reset_offset(s, a0);
|
set_jmp_reset_offset(s, a0);
|
||||||
break;
|
break;
|
||||||
|
|
||||||
|
@ -103,7 +103,7 @@ extern uint64_t s390_facilities[3];
|
|||||||
#define TCG_TARGET_HAS_mulsh_i32 0
|
#define TCG_TARGET_HAS_mulsh_i32 0
|
||||||
#define TCG_TARGET_HAS_extrl_i64_i32 0
|
#define TCG_TARGET_HAS_extrl_i64_i32 0
|
||||||
#define TCG_TARGET_HAS_extrh_i64_i32 0
|
#define TCG_TARGET_HAS_extrh_i64_i32 0
|
||||||
#define TCG_TARGET_HAS_direct_jump HAVE_FACILITY(GEN_INST_EXT)
|
#define TCG_TARGET_HAS_direct_jump 1
|
||||||
#define TCG_TARGET_HAS_qemu_st8_i32 0
|
#define TCG_TARGET_HAS_qemu_st8_i32 0
|
||||||
|
|
||||||
#define TCG_TARGET_HAS_div2_i64 1
|
#define TCG_TARGET_HAS_div2_i64 1
|
||||||
|
Loading…
Reference in New Issue
Block a user