target/ppc: Fix comment for MSR_FE{0,1}
As per hreg_compute_hflags: We 'forget' FE0 & FE1: we'll never generate imprecise exceptions remove the hflags marker from the respective comments. Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Message-Id: <20210315184615.1985590-7-richard.henderson@linaro.org> Reviewed-by: Cédric Le Goater <clg@kaod.org> Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
This commit is contained in:
parent
f7a7b6525c
commit
56ced49760
@ -322,13 +322,13 @@ typedef struct ppc_v3_pate_t {
|
||||
#define MSR_PR 14 /* Problem state hflags */
|
||||
#define MSR_FP 13 /* Floating point available hflags */
|
||||
#define MSR_ME 12 /* Machine check interrupt enable */
|
||||
#define MSR_FE0 11 /* Floating point exception mode 0 hflags */
|
||||
#define MSR_FE0 11 /* Floating point exception mode 0 */
|
||||
#define MSR_SE 10 /* Single-step trace enable x hflags */
|
||||
#define MSR_DWE 10 /* Debug wait enable on 405 x */
|
||||
#define MSR_UBLE 10 /* User BTB lock enable on e500 x */
|
||||
#define MSR_BE 9 /* Branch trace enable x hflags */
|
||||
#define MSR_DE 9 /* Debug interrupts enable on embedded PowerPC x */
|
||||
#define MSR_FE1 8 /* Floating point exception mode 1 hflags */
|
||||
#define MSR_FE1 8 /* Floating point exception mode 1 */
|
||||
#define MSR_AL 7 /* AL bit on POWER */
|
||||
#define MSR_EP 6 /* Exception prefix on 601 */
|
||||
#define MSR_IR 5 /* Instruction relocate */
|
||||
|
Loading…
Reference in New Issue
Block a user