2019-03-22 21:51:19 +03:00
|
|
|
/*
|
|
|
|
* RISC-V cpu parameters for qemu.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2017-2018 SiFive, Inc.
|
2024-09-11 18:12:05 +03:00
|
|
|
* SPDX-License-Identifier: GPL-2.0-or-later
|
2019-03-22 21:51:19 +03:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef RISCV_CPU_PARAM_H
|
2022-05-06 16:49:10 +03:00
|
|
|
#define RISCV_CPU_PARAM_H
|
2019-03-22 21:51:19 +03:00
|
|
|
|
|
|
|
#if defined(TARGET_RISCV64)
|
|
|
|
# define TARGET_LONG_BITS 64
|
|
|
|
# define TARGET_PHYS_ADDR_SPACE_BITS 56 /* 44-bit PPN */
|
|
|
|
# define TARGET_VIRT_ADDR_SPACE_BITS 48 /* sv48 */
|
|
|
|
#elif defined(TARGET_RISCV32)
|
|
|
|
# define TARGET_LONG_BITS 32
|
|
|
|
# define TARGET_PHYS_ADDR_SPACE_BITS 34 /* 22-bit PPN */
|
|
|
|
# define TARGET_VIRT_ADDR_SPACE_BITS 32 /* sv32 */
|
|
|
|
#endif
|
|
|
|
#define TARGET_PAGE_BITS 12 /* 4 KiB Pages */
|
2020-11-04 07:43:23 +03:00
|
|
|
/*
|
|
|
|
* The current MMU Modes are:
|
|
|
|
* - U mode 0b000
|
|
|
|
* - S mode 0b001
|
|
|
|
* - M mode 0b011
|
|
|
|
* - U mode HLV/HLVX/HSV 0b100
|
|
|
|
* - S mode HLV/HLVX/HSV 0b101
|
|
|
|
* - M mode HLV/HLVX/HSV 0b111
|
|
|
|
*/
|
2019-03-22 21:51:19 +03:00
|
|
|
|
2023-12-05 16:31:59 +03:00
|
|
|
#define TCG_GUEST_DEFAULT_MO 0
|
|
|
|
|
2019-03-22 21:51:19 +03:00
|
|
|
#endif
|