2006-12-07 00:38:37 +03:00
|
|
|
/*
|
|
|
|
* QEMU/MIPS pseudo-board
|
|
|
|
*
|
|
|
|
* emulates a simple machine with ISA-like bus.
|
|
|
|
* ISA IO space mapped to the 0x14000000 (PHYS) and
|
|
|
|
* ISA memory at the 0x10000000 (PHYS, 16Mb in size).
|
|
|
|
* All peripherial devices are attached to this "bus" with
|
|
|
|
* the standard PC ISA addresses.
|
|
|
|
*/
|
2007-11-17 20:14:51 +03:00
|
|
|
#include "hw.h"
|
|
|
|
#include "mips.h"
|
|
|
|
#include "pc.h"
|
|
|
|
#include "isa.h"
|
|
|
|
#include "net.h"
|
|
|
|
#include "sysemu.h"
|
|
|
|
#include "boards.h"
|
2008-04-20 10:28:28 +04:00
|
|
|
#include "flash.h"
|
2008-10-04 11:20:07 +04:00
|
|
|
#include "qemu-log.h"
|
2009-05-19 17:52:42 +04:00
|
|
|
#include "mips-bios.h"
|
2009-08-20 17:22:19 +04:00
|
|
|
#include "ide.h"
|
2009-09-20 18:58:02 +04:00
|
|
|
#include "loader.h"
|
|
|
|
#include "elf.h"
|
2007-01-25 01:00:13 +03:00
|
|
|
|
2007-11-11 15:02:33 +03:00
|
|
|
#define PHYS_TO_VIRT(x) ((x) | ~(target_ulong)0x7fffffff)
|
2005-07-02 18:58:51 +04:00
|
|
|
|
2006-12-21 16:48:28 +03:00
|
|
|
#define VIRT_TO_PHYS_ADDEND (-((int64_t)(int32_t)0x80000000))
|
2006-04-27 02:06:55 +04:00
|
|
|
|
2007-12-02 07:51:10 +03:00
|
|
|
#define MAX_IDE_BUS 2
|
|
|
|
|
2006-10-29 18:38:28 +03:00
|
|
|
static const int ide_iobase[2] = { 0x1f0, 0x170 };
|
|
|
|
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
|
|
|
|
static const int ide_irq[2] = { 14, 15 };
|
|
|
|
|
2006-12-07 00:38:37 +03:00
|
|
|
static PITState *pit; /* PIT i8254 */
|
2005-08-21 13:41:56 +04:00
|
|
|
|
2007-12-07 04:13:37 +03:00
|
|
|
/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
|
2005-07-02 18:58:51 +04:00
|
|
|
|
2007-11-09 20:52:11 +03:00
|
|
|
static struct _loaderparams {
|
|
|
|
int ram_size;
|
|
|
|
const char *kernel_filename;
|
|
|
|
const char *kernel_cmdline;
|
|
|
|
const char *initrd_filename;
|
|
|
|
} loaderparams;
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static void mips_qemu_writel (void *opaque, target_phys_addr_t addr,
|
2006-12-06 20:48:52 +03:00
|
|
|
uint32_t val)
|
|
|
|
{
|
|
|
|
if ((addr & 0xffff) == 0 && val == 42)
|
|
|
|
qemu_system_reset_request ();
|
|
|
|
else if ((addr & 0xffff) == 4 && val == 42)
|
|
|
|
qemu_system_shutdown_request ();
|
|
|
|
}
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
static uint32_t mips_qemu_readl (void *opaque, target_phys_addr_t addr)
|
2006-12-06 20:48:52 +03:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-08-25 22:29:31 +04:00
|
|
|
static CPUWriteMemoryFunc * const mips_qemu_write[] = {
|
2006-12-06 20:48:52 +03:00
|
|
|
&mips_qemu_writel,
|
|
|
|
&mips_qemu_writel,
|
|
|
|
&mips_qemu_writel,
|
|
|
|
};
|
|
|
|
|
2009-08-25 22:29:31 +04:00
|
|
|
static CPUReadMemoryFunc * const mips_qemu_read[] = {
|
2006-12-06 20:48:52 +03:00
|
|
|
&mips_qemu_readl,
|
|
|
|
&mips_qemu_readl,
|
|
|
|
&mips_qemu_readl,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int mips_qemu_iomemtype = 0;
|
|
|
|
|
2007-11-09 20:52:11 +03:00
|
|
|
static void load_kernel (CPUState *env)
|
2006-12-06 20:48:52 +03:00
|
|
|
{
|
2007-04-01 21:56:37 +04:00
|
|
|
int64_t entry, kernel_low, kernel_high;
|
2006-12-06 20:48:52 +03:00
|
|
|
long kernel_size, initrd_size;
|
2009-10-02 01:12:16 +04:00
|
|
|
ram_addr_t initrd_offset;
|
2009-04-10 07:36:49 +04:00
|
|
|
int ret;
|
2009-09-20 18:58:02 +04:00
|
|
|
int big_endian;
|
2006-12-06 20:48:52 +03:00
|
|
|
|
2009-09-20 18:58:02 +04:00
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
|
|
|
big_endian = 1;
|
|
|
|
#else
|
|
|
|
big_endian = 0;
|
|
|
|
#endif
|
2007-11-09 20:52:11 +03:00
|
|
|
kernel_size = load_elf(loaderparams.kernel_filename, VIRT_TO_PHYS_ADDEND,
|
2008-09-20 12:07:15 +04:00
|
|
|
(uint64_t *)&entry, (uint64_t *)&kernel_low,
|
2009-09-20 18:58:02 +04:00
|
|
|
(uint64_t *)&kernel_high, big_endian, ELF_MACHINE, 1);
|
2006-12-21 04:19:56 +03:00
|
|
|
if (kernel_size >= 0) {
|
|
|
|
if ((entry & ~0x7fffffffULL) == 0x80000000)
|
2006-12-21 16:48:28 +03:00
|
|
|
entry = (int32_t)entry;
|
2008-06-27 14:02:35 +04:00
|
|
|
env->active_tc.PC = entry;
|
2006-12-21 04:19:56 +03:00
|
|
|
} else {
|
2006-12-23 17:18:40 +03:00
|
|
|
fprintf(stderr, "qemu: could not load kernel '%s'\n",
|
2007-11-09 20:52:11 +03:00
|
|
|
loaderparams.kernel_filename);
|
2006-12-23 17:18:40 +03:00
|
|
|
exit(1);
|
2006-12-06 20:48:52 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* load initrd */
|
|
|
|
initrd_size = 0;
|
2007-04-01 21:56:37 +04:00
|
|
|
initrd_offset = 0;
|
2007-11-09 20:52:11 +03:00
|
|
|
if (loaderparams.initrd_filename) {
|
|
|
|
initrd_size = get_image_size (loaderparams.initrd_filename);
|
2007-04-01 21:56:37 +04:00
|
|
|
if (initrd_size > 0) {
|
|
|
|
initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
|
|
|
|
if (initrd_offset + initrd_size > ram_size) {
|
|
|
|
fprintf(stderr,
|
|
|
|
"qemu: memory too small for initial ram disk '%s'\n",
|
2007-11-09 20:52:11 +03:00
|
|
|
loaderparams.initrd_filename);
|
2007-04-01 21:56:37 +04:00
|
|
|
exit(1);
|
|
|
|
}
|
2009-04-10 00:05:49 +04:00
|
|
|
initrd_size = load_image_targphys(loaderparams.initrd_filename,
|
|
|
|
initrd_offset,
|
|
|
|
ram_size - initrd_offset);
|
2007-04-01 21:56:37 +04:00
|
|
|
}
|
2006-12-06 20:48:52 +03:00
|
|
|
if (initrd_size == (target_ulong) -1) {
|
|
|
|
fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
|
2007-11-09 20:52:11 +03:00
|
|
|
loaderparams.initrd_filename);
|
2006-12-06 20:48:52 +03:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Store command line. */
|
|
|
|
if (initrd_size > 0) {
|
2009-04-10 07:36:49 +04:00
|
|
|
char buf[64];
|
|
|
|
ret = snprintf(buf, 64, "rd_start=0x" TARGET_FMT_lx " rd_size=%li ",
|
|
|
|
PHYS_TO_VIRT((uint32_t)initrd_offset),
|
|
|
|
initrd_size);
|
|
|
|
cpu_physical_memory_write((16 << 20) - 256, (void *)buf, 64);
|
|
|
|
} else {
|
|
|
|
ret = 0;
|
2006-12-06 20:48:52 +03:00
|
|
|
}
|
2009-10-07 15:37:06 +04:00
|
|
|
pstrcpy_targphys("cmdline", (16 << 20) - 256 + ret, 256,
|
2009-04-10 07:36:49 +04:00
|
|
|
loaderparams.kernel_cmdline);
|
2006-12-06 20:48:52 +03:00
|
|
|
|
2009-04-10 07:36:49 +04:00
|
|
|
stl_phys((16 << 20) - 260, 0x12345678);
|
|
|
|
stl_phys((16 << 20) - 264, ram_size);
|
2006-12-06 20:48:52 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void main_cpu_reset(void *opaque)
|
|
|
|
{
|
|
|
|
CPUState *env = opaque;
|
|
|
|
cpu_reset(env);
|
|
|
|
|
2007-11-09 20:52:11 +03:00
|
|
|
if (loaderparams.kernel_filename)
|
|
|
|
load_kernel (env);
|
2006-12-06 20:48:52 +03:00
|
|
|
}
|
2006-04-27 02:06:55 +04:00
|
|
|
|
2008-04-20 10:28:28 +04:00
|
|
|
static const int sector_len = 32 * 1024;
|
2007-02-18 03:10:59 +03:00
|
|
|
static
|
2009-10-02 01:12:16 +04:00
|
|
|
void mips_r4k_init (ram_addr_t ram_size,
|
2009-01-16 22:04:14 +03:00
|
|
|
const char *boot_device,
|
2005-07-02 18:58:51 +04:00
|
|
|
const char *kernel_filename, const char *kernel_cmdline,
|
2007-03-05 22:44:02 +03:00
|
|
|
const char *initrd_filename, const char *cpu_model)
|
2005-07-02 18:58:51 +04:00
|
|
|
{
|
2009-05-30 03:52:44 +04:00
|
|
|
char *filename;
|
2009-10-02 01:12:16 +04:00
|
|
|
ram_addr_t ram_offset;
|
|
|
|
ram_addr_t bios_offset;
|
2007-01-06 04:37:51 +03:00
|
|
|
int bios_size;
|
2005-11-22 02:33:12 +03:00
|
|
|
CPUState *env;
|
2007-03-17 18:21:30 +03:00
|
|
|
RTCState *rtc_state;
|
2006-10-29 18:38:28 +03:00
|
|
|
int i;
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq *i8259;
|
2009-08-28 17:47:03 +04:00
|
|
|
DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
|
2009-07-22 18:42:57 +04:00
|
|
|
DriveInfo *dinfo;
|
2005-11-22 02:33:12 +03:00
|
|
|
|
2007-03-18 03:30:29 +03:00
|
|
|
/* init CPUs */
|
|
|
|
if (cpu_model == NULL) {
|
2007-04-01 16:36:18 +04:00
|
|
|
#ifdef TARGET_MIPS64
|
2007-03-18 03:30:29 +03:00
|
|
|
cpu_model = "R4000";
|
|
|
|
#else
|
2007-04-29 01:07:41 +04:00
|
|
|
cpu_model = "24Kf";
|
2007-03-18 03:30:29 +03:00
|
|
|
#endif
|
|
|
|
}
|
2007-11-10 18:15:54 +03:00
|
|
|
env = cpu_init(cpu_model);
|
|
|
|
if (!env) {
|
|
|
|
fprintf(stderr, "Unable to find CPU definition\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2009-06-27 11:25:07 +04:00
|
|
|
qemu_register_reset(main_cpu_reset, env);
|
2005-11-22 02:33:12 +03:00
|
|
|
|
2005-07-02 18:58:51 +04:00
|
|
|
/* allocate RAM */
|
2009-01-24 18:07:25 +03:00
|
|
|
if (ram_size > (256 << 20)) {
|
|
|
|
fprintf(stderr,
|
|
|
|
"qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
|
|
|
|
((unsigned int)ram_size / (1 << 20)));
|
|
|
|
exit(1);
|
|
|
|
}
|
2009-04-10 00:05:49 +04:00
|
|
|
ram_offset = qemu_ram_alloc(ram_size);
|
|
|
|
|
|
|
|
cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
|
2006-04-27 02:06:55 +04:00
|
|
|
|
2006-12-06 20:48:52 +03:00
|
|
|
if (!mips_qemu_iomemtype) {
|
2009-06-14 12:38:51 +04:00
|
|
|
mips_qemu_iomemtype = cpu_register_io_memory(mips_qemu_read,
|
2007-03-18 03:30:29 +03:00
|
|
|
mips_qemu_write, NULL);
|
2006-12-06 20:48:52 +03:00
|
|
|
}
|
|
|
|
cpu_register_physical_memory(0x1fbf0000, 0x10000, mips_qemu_iomemtype);
|
|
|
|
|
2006-04-27 02:06:55 +04:00
|
|
|
/* Try to load a BIOS image. If this fails, we continue regardless,
|
|
|
|
but initialize the hardware ourselves. When a kernel gets
|
|
|
|
preloaded we also initialize the hardware, since the BIOS wasn't
|
|
|
|
run. */
|
2007-10-05 17:08:35 +04:00
|
|
|
if (bios_name == NULL)
|
|
|
|
bios_name = BIOS_FILENAME;
|
2009-05-30 03:52:44 +04:00
|
|
|
filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
|
|
|
|
if (filename) {
|
|
|
|
bios_size = get_image_size(filename);
|
|
|
|
} else {
|
|
|
|
bios_size = -1;
|
|
|
|
}
|
2007-01-06 05:24:15 +03:00
|
|
|
if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
|
2009-04-10 00:05:49 +04:00
|
|
|
bios_offset = qemu_ram_alloc(BIOS_SIZE);
|
|
|
|
cpu_register_physical_memory(0x1fc00000, BIOS_SIZE,
|
|
|
|
bios_offset | IO_MEM_ROM);
|
|
|
|
|
2009-05-30 03:52:44 +04:00
|
|
|
load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
|
2009-07-22 18:42:57 +04:00
|
|
|
} else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
|
2008-04-20 10:28:28 +04:00
|
|
|
uint32_t mips_rom = 0x00400000;
|
2009-04-10 00:05:49 +04:00
|
|
|
bios_offset = qemu_ram_alloc(mips_rom);
|
|
|
|
if (!pflash_cfi01_register(0x1fc00000, bios_offset,
|
2009-07-22 18:42:57 +04:00
|
|
|
dinfo->bdrv, sector_len, mips_rom / sector_len,
|
2008-04-20 10:28:28 +04:00
|
|
|
4, 0, 0, 0, 0)) {
|
|
|
|
fprintf(stderr, "qemu: Error registering flash memory.\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else {
|
2006-04-27 02:06:55 +04:00
|
|
|
/* not fatal */
|
|
|
|
fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
|
2009-05-30 03:52:44 +04:00
|
|
|
bios_name);
|
|
|
|
}
|
|
|
|
if (filename) {
|
|
|
|
qemu_free(filename);
|
2005-07-02 18:58:51 +04:00
|
|
|
}
|
2006-04-27 02:06:55 +04:00
|
|
|
|
|
|
|
if (kernel_filename) {
|
2007-11-09 20:52:11 +03:00
|
|
|
loaderparams.ram_size = ram_size;
|
|
|
|
loaderparams.kernel_filename = kernel_filename;
|
|
|
|
loaderparams.kernel_cmdline = kernel_cmdline;
|
|
|
|
loaderparams.initrd_filename = initrd_filename;
|
|
|
|
load_kernel (env);
|
2005-07-02 18:58:51 +04:00
|
|
|
}
|
|
|
|
|
2006-12-07 00:38:37 +03:00
|
|
|
/* Init CPU internal devices */
|
2007-04-07 22:14:41 +04:00
|
|
|
cpu_mips_irq_init_cpu(env);
|
2005-11-22 02:33:12 +03:00
|
|
|
cpu_mips_clock_init(env);
|
2005-07-02 18:58:51 +04:00
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
/* The PIC is attached to the MIPS CPU INT0 pin */
|
|
|
|
i8259 = i8259_init(env->irq[2]);
|
2009-09-10 13:43:34 +04:00
|
|
|
isa_bus_new(NULL);
|
|
|
|
isa_bus_irqs(i8259);
|
2007-04-07 22:14:41 +04:00
|
|
|
|
2009-09-10 13:43:35 +04:00
|
|
|
rtc_state = rtc_init(2000);
|
2006-12-07 21:15:35 +03:00
|
|
|
|
2005-07-02 19:20:29 +04:00
|
|
|
/* Register 64 KB of ISA IO space at 0x14000000 */
|
2006-09-18 05:15:29 +04:00
|
|
|
isa_mmio_init(0x14000000, 0x00010000);
|
2005-07-02 19:20:29 +04:00
|
|
|
isa_mem_base = 0x10000000;
|
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
pit = pit_init(0x40, i8259[0]);
|
2006-12-07 21:15:35 +03:00
|
|
|
|
2006-12-23 03:23:19 +03:00
|
|
|
for(i = 0; i < MAX_SERIAL_PORTS; i++) {
|
|
|
|
if (serial_hds[i]) {
|
2009-09-22 15:53:21 +04:00
|
|
|
serial_isa_init(i, serial_hds[i]);
|
2006-12-23 03:23:19 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-05-13 20:56:25 +04:00
|
|
|
isa_vga_init();
|
2005-07-02 19:26:04 +04:00
|
|
|
|
2009-01-13 22:39:36 +03:00
|
|
|
if (nd_table[0].vlan)
|
2009-09-10 13:43:33 +04:00
|
|
|
isa_ne2000_init(0x300, 9, &nd_table[0]);
|
2006-10-29 18:38:28 +03:00
|
|
|
|
2007-12-02 07:51:10 +03:00
|
|
|
if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
|
|
|
|
fprintf(stderr, "qemu: too many IDE bus\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
|
2009-08-28 17:47:03 +04:00
|
|
|
hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
|
2007-12-02 07:51:10 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
for(i = 0; i < MAX_IDE_BUS; i++)
|
2009-09-16 00:05:00 +04:00
|
|
|
isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
|
2007-12-02 07:51:10 +03:00
|
|
|
hd[MAX_IDE_DEVS * i],
|
|
|
|
hd[MAX_IDE_DEVS * i + 1]);
|
2007-02-18 03:10:59 +03:00
|
|
|
|
2009-09-10 13:43:34 +04:00
|
|
|
isa_create_simple("i8042");
|
2005-07-02 18:58:51 +04:00
|
|
|
}
|
|
|
|
|
2009-05-21 03:38:09 +04:00
|
|
|
static QEMUMachine mips_machine = {
|
2008-08-13 17:01:28 +04:00
|
|
|
.name = "mips",
|
|
|
|
.desc = "mips r4k platform",
|
|
|
|
.init = mips_r4k_init,
|
2005-07-02 18:58:51 +04:00
|
|
|
};
|
2009-05-21 03:38:09 +04:00
|
|
|
|
|
|
|
static void mips_machine_init(void)
|
|
|
|
{
|
|
|
|
qemu_register_machine(&mips_machine);
|
|
|
|
}
|
|
|
|
|
|
|
|
machine_init(mips_machine_init);
|