2007-09-17 01:08:06 +04:00
|
|
|
/*
|
2006-09-23 21:40:58 +04:00
|
|
|
* Arm PrimeCell PL080/PL081 DMA controller
|
2006-04-09 05:32:52 +04:00
|
|
|
*
|
|
|
|
* Copyright (c) 2006 CodeSourcery.
|
|
|
|
* Written by Paul Brook
|
|
|
|
*
|
2011-06-26 06:21:35 +04:00
|
|
|
* This code is licensed under the GPL.
|
2006-04-09 05:32:52 +04:00
|
|
|
*/
|
|
|
|
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/sysbus.h"
|
2006-04-09 05:32:52 +04:00
|
|
|
|
2006-09-23 21:40:58 +04:00
|
|
|
#define PL080_MAX_CHANNELS 8
|
2006-04-09 05:32:52 +04:00
|
|
|
#define PL080_CONF_E 0x1
|
|
|
|
#define PL080_CONF_M1 0x2
|
|
|
|
#define PL080_CONF_M2 0x4
|
|
|
|
|
|
|
|
#define PL080_CCONF_H 0x40000
|
|
|
|
#define PL080_CCONF_A 0x20000
|
|
|
|
#define PL080_CCONF_L 0x10000
|
|
|
|
#define PL080_CCONF_ITC 0x08000
|
|
|
|
#define PL080_CCONF_IE 0x04000
|
|
|
|
#define PL080_CCONF_E 0x00001
|
|
|
|
|
|
|
|
#define PL080_CCTRL_I 0x80000000
|
|
|
|
#define PL080_CCTRL_DI 0x08000000
|
|
|
|
#define PL080_CCTRL_SI 0x04000000
|
|
|
|
#define PL080_CCTRL_D 0x02000000
|
|
|
|
#define PL080_CCTRL_S 0x01000000
|
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
uint32_t src;
|
|
|
|
uint32_t dest;
|
|
|
|
uint32_t lli;
|
|
|
|
uint32_t ctrl;
|
|
|
|
uint32_t conf;
|
|
|
|
} pl080_channel;
|
|
|
|
|
2013-07-26 14:47:17 +04:00
|
|
|
#define TYPE_PL080 "pl080"
|
|
|
|
#define PL080(obj) OBJECT_CHECK(PL080State, (obj), TYPE_PL080)
|
|
|
|
|
2013-07-26 14:37:06 +04:00
|
|
|
typedef struct PL080State {
|
2013-07-26 14:47:17 +04:00
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
2011-10-10 19:18:44 +04:00
|
|
|
MemoryRegion iomem;
|
2006-04-09 05:32:52 +04:00
|
|
|
uint8_t tc_int;
|
|
|
|
uint8_t tc_mask;
|
|
|
|
uint8_t err_int;
|
|
|
|
uint8_t err_mask;
|
|
|
|
uint32_t conf;
|
|
|
|
uint32_t sync;
|
|
|
|
uint32_t req_single;
|
|
|
|
uint32_t req_burst;
|
2006-09-23 21:40:58 +04:00
|
|
|
pl080_channel chan[PL080_MAX_CHANNELS];
|
|
|
|
int nchannels;
|
2006-04-09 05:32:52 +04:00
|
|
|
/* Flag to avoid recursive DMA invocations. */
|
|
|
|
int running;
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq irq;
|
2013-07-26 14:37:06 +04:00
|
|
|
} PL080State;
|
2006-04-09 05:32:52 +04:00
|
|
|
|
2010-12-23 20:19:57 +03:00
|
|
|
static const VMStateDescription vmstate_pl080_channel = {
|
|
|
|
.name = "pl080_channel",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_UINT32(src, pl080_channel),
|
|
|
|
VMSTATE_UINT32(dest, pl080_channel),
|
|
|
|
VMSTATE_UINT32(lli, pl080_channel),
|
|
|
|
VMSTATE_UINT32(ctrl, pl080_channel),
|
|
|
|
VMSTATE_UINT32(conf, pl080_channel),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_pl080 = {
|
|
|
|
.name = "pl080",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
2013-07-26 14:37:06 +04:00
|
|
|
VMSTATE_UINT8(tc_int, PL080State),
|
|
|
|
VMSTATE_UINT8(tc_mask, PL080State),
|
|
|
|
VMSTATE_UINT8(err_int, PL080State),
|
|
|
|
VMSTATE_UINT8(err_mask, PL080State),
|
|
|
|
VMSTATE_UINT32(conf, PL080State),
|
|
|
|
VMSTATE_UINT32(sync, PL080State),
|
|
|
|
VMSTATE_UINT32(req_single, PL080State),
|
|
|
|
VMSTATE_UINT32(req_burst, PL080State),
|
|
|
|
VMSTATE_UINT8(tc_int, PL080State),
|
|
|
|
VMSTATE_UINT8(tc_int, PL080State),
|
|
|
|
VMSTATE_UINT8(tc_int, PL080State),
|
|
|
|
VMSTATE_STRUCT_ARRAY(chan, PL080State, PL080_MAX_CHANNELS,
|
2010-12-23 20:19:57 +03:00
|
|
|
1, vmstate_pl080_channel, pl080_channel),
|
2013-07-26 14:37:06 +04:00
|
|
|
VMSTATE_INT32(running, PL080State),
|
2010-12-23 20:19:57 +03:00
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2006-04-09 05:32:52 +04:00
|
|
|
static const unsigned char pl080_id[] =
|
|
|
|
{ 0x80, 0x10, 0x04, 0x0a, 0x0d, 0xf0, 0x05, 0xb1 };
|
|
|
|
|
2006-09-23 21:40:58 +04:00
|
|
|
static const unsigned char pl081_id[] =
|
|
|
|
{ 0x81, 0x10, 0x04, 0x0a, 0x0d, 0xf0, 0x05, 0xb1 };
|
|
|
|
|
2013-07-26 14:37:06 +04:00
|
|
|
static void pl080_update(PL080State *s)
|
2006-04-09 05:32:52 +04:00
|
|
|
{
|
|
|
|
if ((s->tc_int & s->tc_mask)
|
|
|
|
|| (s->err_int & s->err_mask))
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq_raise(s->irq);
|
2006-04-09 05:32:52 +04:00
|
|
|
else
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq_lower(s->irq);
|
2006-04-09 05:32:52 +04:00
|
|
|
}
|
|
|
|
|
2013-07-26 14:37:06 +04:00
|
|
|
static void pl080_run(PL080State *s)
|
2006-04-09 05:32:52 +04:00
|
|
|
{
|
|
|
|
int c;
|
|
|
|
int flow;
|
|
|
|
pl080_channel *ch;
|
|
|
|
int swidth;
|
|
|
|
int dwidth;
|
|
|
|
int xsize;
|
|
|
|
int n;
|
|
|
|
int src_id;
|
|
|
|
int dest_id;
|
|
|
|
int size;
|
2008-09-20 12:07:15 +04:00
|
|
|
uint8_t buff[4];
|
2006-04-09 05:32:52 +04:00
|
|
|
uint32_t req;
|
|
|
|
|
|
|
|
s->tc_mask = 0;
|
2006-09-23 21:40:58 +04:00
|
|
|
for (c = 0; c < s->nchannels; c++) {
|
2006-04-09 05:32:52 +04:00
|
|
|
if (s->chan[c].conf & PL080_CCONF_ITC)
|
|
|
|
s->tc_mask |= 1 << c;
|
|
|
|
if (s->chan[c].conf & PL080_CCONF_IE)
|
|
|
|
s->err_mask |= 1 << c;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((s->conf & PL080_CONF_E) == 0)
|
|
|
|
return;
|
|
|
|
|
2009-05-08 05:35:15 +04:00
|
|
|
hw_error("DMA active\n");
|
2006-04-09 05:32:52 +04:00
|
|
|
/* If we are already in the middle of a DMA operation then indicate that
|
|
|
|
there may be new DMA requests and return immediately. */
|
|
|
|
if (s->running) {
|
|
|
|
s->running++;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
s->running = 1;
|
|
|
|
while (s->running) {
|
2006-09-23 21:40:58 +04:00
|
|
|
for (c = 0; c < s->nchannels; c++) {
|
2006-04-09 05:32:52 +04:00
|
|
|
ch = &s->chan[c];
|
|
|
|
again:
|
|
|
|
/* Test if thiws channel has any pending DMA requests. */
|
|
|
|
if ((ch->conf & (PL080_CCONF_H | PL080_CCONF_E))
|
|
|
|
!= PL080_CCONF_E)
|
|
|
|
continue;
|
|
|
|
flow = (ch->conf >> 11) & 7;
|
|
|
|
if (flow >= 4) {
|
2009-05-08 05:35:15 +04:00
|
|
|
hw_error(
|
2006-04-09 05:32:52 +04:00
|
|
|
"pl080_run: Peripheral flow control not implemented\n");
|
|
|
|
}
|
|
|
|
src_id = (ch->conf >> 1) & 0x1f;
|
|
|
|
dest_id = (ch->conf >> 6) & 0x1f;
|
|
|
|
size = ch->ctrl & 0xfff;
|
|
|
|
req = s->req_single | s->req_burst;
|
|
|
|
switch (flow) {
|
|
|
|
case 0:
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
if ((req & (1u << dest_id)) == 0)
|
|
|
|
size = 0;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
if ((req & (1u << src_id)) == 0)
|
|
|
|
size = 0;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
if ((req & (1u << src_id)) == 0
|
|
|
|
|| (req & (1u << dest_id)) == 0)
|
|
|
|
size = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (!size)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* Transfer one element. */
|
|
|
|
/* ??? Should transfer multiple elements for a burst request. */
|
|
|
|
/* ??? Unclear what the proper behavior is when source and
|
|
|
|
destination widths are different. */
|
|
|
|
swidth = 1 << ((ch->ctrl >> 18) & 7);
|
|
|
|
dwidth = 1 << ((ch->ctrl >> 21) & 7);
|
|
|
|
for (n = 0; n < dwidth; n+= swidth) {
|
|
|
|
cpu_physical_memory_read(ch->src, buff + n, swidth);
|
|
|
|
if (ch->ctrl & PL080_CCTRL_SI)
|
|
|
|
ch->src += swidth;
|
|
|
|
}
|
|
|
|
xsize = (dwidth < swidth) ? swidth : dwidth;
|
|
|
|
/* ??? This may pad the value incorrectly for dwidth < 32. */
|
|
|
|
for (n = 0; n < xsize; n += dwidth) {
|
|
|
|
cpu_physical_memory_write(ch->dest + n, buff + n, dwidth);
|
|
|
|
if (ch->ctrl & PL080_CCTRL_DI)
|
|
|
|
ch->dest += swidth;
|
|
|
|
}
|
|
|
|
|
|
|
|
size--;
|
|
|
|
ch->ctrl = (ch->ctrl & 0xfffff000) | size;
|
|
|
|
if (size == 0) {
|
|
|
|
/* Transfer complete. */
|
|
|
|
if (ch->lli) {
|
2011-07-05 20:28:07 +04:00
|
|
|
ch->src = ldl_le_phys(ch->lli);
|
|
|
|
ch->dest = ldl_le_phys(ch->lli + 4);
|
|
|
|
ch->ctrl = ldl_le_phys(ch->lli + 12);
|
|
|
|
ch->lli = ldl_le_phys(ch->lli + 8);
|
2006-04-09 05:32:52 +04:00
|
|
|
} else {
|
|
|
|
ch->conf &= ~PL080_CCONF_E;
|
|
|
|
}
|
|
|
|
if (ch->ctrl & PL080_CCTRL_I) {
|
|
|
|
s->tc_int |= 1 << c;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
goto again;
|
|
|
|
}
|
|
|
|
if (--s->running)
|
|
|
|
s->running = 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t pl080_read(void *opaque, hwaddr offset,
|
2011-10-10 19:18:44 +04:00
|
|
|
unsigned size)
|
2006-04-09 05:32:52 +04:00
|
|
|
{
|
2013-07-26 14:37:06 +04:00
|
|
|
PL080State *s = (PL080State *)opaque;
|
2006-04-09 05:32:52 +04:00
|
|
|
uint32_t i;
|
|
|
|
uint32_t mask;
|
|
|
|
|
|
|
|
if (offset >= 0xfe0 && offset < 0x1000) {
|
2006-09-23 21:40:58 +04:00
|
|
|
if (s->nchannels == 8) {
|
|
|
|
return pl080_id[(offset - 0xfe0) >> 2];
|
|
|
|
} else {
|
|
|
|
return pl081_id[(offset - 0xfe0) >> 2];
|
|
|
|
}
|
2006-04-09 05:32:52 +04:00
|
|
|
}
|
|
|
|
if (offset >= 0x100 && offset < 0x200) {
|
|
|
|
i = (offset & 0xe0) >> 5;
|
2006-09-23 21:40:58 +04:00
|
|
|
if (i >= s->nchannels)
|
|
|
|
goto bad_offset;
|
2006-04-09 05:32:52 +04:00
|
|
|
switch (offset >> 2) {
|
|
|
|
case 0: /* SrcAddr */
|
|
|
|
return s->chan[i].src;
|
|
|
|
case 1: /* DestAddr */
|
|
|
|
return s->chan[i].dest;
|
|
|
|
case 2: /* LLI */
|
|
|
|
return s->chan[i].lli;
|
|
|
|
case 3: /* Control */
|
|
|
|
return s->chan[i].ctrl;
|
|
|
|
case 4: /* Configuration */
|
|
|
|
return s->chan[i].conf;
|
|
|
|
default:
|
|
|
|
goto bad_offset;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
switch (offset >> 2) {
|
|
|
|
case 0: /* IntStatus */
|
|
|
|
return (s->tc_int & s->tc_mask) | (s->err_int & s->err_mask);
|
|
|
|
case 1: /* IntTCStatus */
|
|
|
|
return (s->tc_int & s->tc_mask);
|
|
|
|
case 3: /* IntErrorStatus */
|
|
|
|
return (s->err_int & s->err_mask);
|
|
|
|
case 5: /* RawIntTCStatus */
|
|
|
|
return s->tc_int;
|
|
|
|
case 6: /* RawIntErrorStatus */
|
|
|
|
return s->err_int;
|
|
|
|
case 7: /* EnbldChns */
|
|
|
|
mask = 0;
|
2006-09-23 21:40:58 +04:00
|
|
|
for (i = 0; i < s->nchannels; i++) {
|
2006-04-09 05:32:52 +04:00
|
|
|
if (s->chan[i].conf & PL080_CCONF_E)
|
|
|
|
mask |= 1 << i;
|
|
|
|
}
|
|
|
|
return mask;
|
|
|
|
case 8: /* SoftBReq */
|
|
|
|
case 9: /* SoftSReq */
|
|
|
|
case 10: /* SoftLBReq */
|
|
|
|
case 11: /* SoftLSReq */
|
|
|
|
/* ??? Implement these. */
|
|
|
|
return 0;
|
|
|
|
case 12: /* Configuration */
|
|
|
|
return s->conf;
|
|
|
|
case 13: /* Sync */
|
|
|
|
return s->sync;
|
|
|
|
default:
|
|
|
|
bad_offset:
|
2012-10-30 11:45:09 +04:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"pl080_read: Bad offset %x\n", (int)offset);
|
2006-04-09 05:32:52 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void pl080_write(void *opaque, hwaddr offset,
|
2011-10-10 19:18:44 +04:00
|
|
|
uint64_t value, unsigned size)
|
2006-04-09 05:32:52 +04:00
|
|
|
{
|
2013-07-26 14:37:06 +04:00
|
|
|
PL080State *s = (PL080State *)opaque;
|
2006-04-09 05:32:52 +04:00
|
|
|
int i;
|
|
|
|
|
|
|
|
if (offset >= 0x100 && offset < 0x200) {
|
|
|
|
i = (offset & 0xe0) >> 5;
|
2006-09-23 21:40:58 +04:00
|
|
|
if (i >= s->nchannels)
|
|
|
|
goto bad_offset;
|
2006-04-09 05:32:52 +04:00
|
|
|
switch (offset >> 2) {
|
|
|
|
case 0: /* SrcAddr */
|
|
|
|
s->chan[i].src = value;
|
|
|
|
break;
|
|
|
|
case 1: /* DestAddr */
|
|
|
|
s->chan[i].dest = value;
|
|
|
|
break;
|
|
|
|
case 2: /* LLI */
|
|
|
|
s->chan[i].lli = value;
|
|
|
|
break;
|
|
|
|
case 3: /* Control */
|
|
|
|
s->chan[i].ctrl = value;
|
|
|
|
break;
|
|
|
|
case 4: /* Configuration */
|
|
|
|
s->chan[i].conf = value;
|
|
|
|
pl080_run(s);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
switch (offset >> 2) {
|
|
|
|
case 2: /* IntTCClear */
|
|
|
|
s->tc_int &= ~value;
|
|
|
|
break;
|
|
|
|
case 4: /* IntErrorClear */
|
|
|
|
s->err_int &= ~value;
|
|
|
|
break;
|
|
|
|
case 8: /* SoftBReq */
|
|
|
|
case 9: /* SoftSReq */
|
|
|
|
case 10: /* SoftLBReq */
|
|
|
|
case 11: /* SoftLSReq */
|
|
|
|
/* ??? Implement these. */
|
2012-10-30 11:45:09 +04:00
|
|
|
qemu_log_mask(LOG_UNIMP, "pl080_write: Soft DMA not implemented\n");
|
2006-04-09 05:32:52 +04:00
|
|
|
break;
|
|
|
|
case 12: /* Configuration */
|
|
|
|
s->conf = value;
|
|
|
|
if (s->conf & (PL080_CONF_M1 | PL080_CONF_M1)) {
|
2012-10-30 11:45:09 +04:00
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"pl080_write: Big-endian DMA not implemented\n");
|
2006-04-09 05:32:52 +04:00
|
|
|
}
|
|
|
|
pl080_run(s);
|
|
|
|
break;
|
|
|
|
case 13: /* Sync */
|
|
|
|
s->sync = value;
|
|
|
|
break;
|
|
|
|
default:
|
2006-09-23 21:40:58 +04:00
|
|
|
bad_offset:
|
2012-10-30 11:45:09 +04:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"pl080_write: Bad offset %x\n", (int)offset);
|
2006-04-09 05:32:52 +04:00
|
|
|
}
|
|
|
|
pl080_update(s);
|
|
|
|
}
|
|
|
|
|
2011-10-10 19:18:44 +04:00
|
|
|
static const MemoryRegionOps pl080_ops = {
|
|
|
|
.read = pl080_read,
|
|
|
|
.write = pl080_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2006-04-09 05:32:52 +04:00
|
|
|
};
|
|
|
|
|
2013-07-26 14:47:17 +04:00
|
|
|
static void pl080_init(Object *obj)
|
2006-04-09 05:32:52 +04:00
|
|
|
{
|
2013-07-26 14:47:17 +04:00
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
|
|
|
|
PL080State *s = PL080(obj);
|
2006-04-09 05:32:52 +04:00
|
|
|
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&s->iomem, OBJECT(s), &pl080_ops, s, "pl080", 0x1000);
|
2013-07-26 14:47:17 +04:00
|
|
|
sysbus_init_mmio(sbd, &s->iomem);
|
|
|
|
sysbus_init_irq(sbd, &s->irq);
|
|
|
|
s->nchannels = 8;
|
2006-04-09 05:32:52 +04:00
|
|
|
}
|
2009-05-15 01:35:08 +04:00
|
|
|
|
2013-07-26 14:47:17 +04:00
|
|
|
static void pl081_init(Object *obj)
|
2009-05-15 01:35:08 +04:00
|
|
|
{
|
2013-07-26 14:47:17 +04:00
|
|
|
PL080State *s = PL080(obj);
|
2009-05-15 01:35:08 +04:00
|
|
|
|
2013-07-26 14:47:17 +04:00
|
|
|
s->nchannels = 2;
|
2009-05-15 01:35:08 +04:00
|
|
|
}
|
|
|
|
|
2013-07-26 14:47:17 +04:00
|
|
|
static void pl080_class_init(ObjectClass *oc, void *data)
|
2012-01-24 23:12:29 +04:00
|
|
|
{
|
2013-07-26 14:47:17 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
2012-01-24 23:12:29 +04:00
|
|
|
|
qdev: Replace no_user by cannot_instantiate_with_device_add_yet
In an ideal world, machines can be built by wiring devices together
with configuration, not code. Unfortunately, that's not the world we
live in right now. We still have quite a few devices that need to be
wired up by code. If you try to device_add such a device, it'll fail
in sometimes mysterious ways. If you're lucky, you get an
unmysterious immediate crash.
To protect users from such badness, DeviceClass member no_user used to
make device models unavailable with -device / device_add, but that
regressed in commit 18b6dad. The device model is still omitted from
help, but is available anyway.
Attempts to fix the regression have been rejected with the argument
that the purpose of no_user isn't clear, and it's prone to misuse.
This commit clarifies no_user's purpose. Anthony suggested to rename
it cannot_instantiate_with_device_add_yet_due_to_internal_bugs, which
I shorten somewhat to keep checkpatch happy. While there, make it
bool.
Every use of cannot_instantiate_with_device_add_yet gets a FIXME
comment asking for rationale. The next few commits will clean them
all up, either by providing a rationale, or by getting rid of the use.
With that done, the regression fix is hopefully acceptable.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Marcel Apfelbaum <marcel.a@redhat.com>
Signed-off-by: Andreas Färber <afaerber@suse.de>
2013-11-28 20:26:54 +04:00
|
|
|
dc->cannot_instantiate_with_device_add_yet = true; /* FIXME explain why */
|
2011-12-08 07:34:16 +04:00
|
|
|
dc->vmsd = &vmstate_pl080;
|
2012-01-24 23:12:29 +04:00
|
|
|
}
|
|
|
|
|
2013-01-10 19:19:07 +04:00
|
|
|
static const TypeInfo pl080_info = {
|
2013-07-26 14:47:17 +04:00
|
|
|
.name = TYPE_PL080,
|
2011-12-08 07:34:16 +04:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
2013-07-26 14:37:06 +04:00
|
|
|
.instance_size = sizeof(PL080State),
|
2013-07-26 14:47:17 +04:00
|
|
|
.instance_init = pl080_init,
|
2011-12-08 07:34:16 +04:00
|
|
|
.class_init = pl080_class_init,
|
2010-12-23 20:19:57 +03:00
|
|
|
};
|
|
|
|
|
2013-01-10 19:19:07 +04:00
|
|
|
static const TypeInfo pl081_info = {
|
2011-12-08 07:34:16 +04:00
|
|
|
.name = "pl081",
|
2013-07-26 14:47:17 +04:00
|
|
|
.parent = TYPE_PL080,
|
|
|
|
.instance_init = pl081_init,
|
2010-12-23 20:19:57 +03:00
|
|
|
};
|
|
|
|
|
2009-05-15 01:35:08 +04:00
|
|
|
/* The PL080 and PL081 are the same except for the number of channels
|
|
|
|
they implement (8 and 2 respectively). */
|
2012-02-09 18:20:55 +04:00
|
|
|
static void pl080_register_types(void)
|
2009-05-15 01:35:08 +04:00
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
type_register_static(&pl080_info);
|
|
|
|
type_register_static(&pl081_info);
|
2009-05-15 01:35:08 +04:00
|
|
|
}
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
type_init(pl080_register_types)
|