2007-12-02 05:20:03 +03:00
|
|
|
/*
|
|
|
|
* PXA270-based Intel Mainstone platforms.
|
|
|
|
* FPGA driver
|
|
|
|
*
|
|
|
|
* Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
|
|
|
|
* <akuster@mvista.com>
|
|
|
|
*
|
|
|
|
* This code is licensed under the GNU GPL v2.
|
|
|
|
*/
|
|
|
|
#include "hw.h"
|
2011-02-12 03:15:24 +03:00
|
|
|
#include "sysbus.h"
|
2007-12-02 05:20:03 +03:00
|
|
|
|
|
|
|
/* Mainstone FPGA for extern irqs */
|
|
|
|
#define FPGA_GPIO_PIN 0
|
|
|
|
#define MST_NUM_IRQS 16
|
|
|
|
#define MST_LEDDAT1 0x10
|
|
|
|
#define MST_LEDDAT2 0x14
|
|
|
|
#define MST_LEDCTRL 0x40
|
|
|
|
#define MST_GPSWR 0x60
|
|
|
|
#define MST_MSCWR1 0x80
|
|
|
|
#define MST_MSCWR2 0x84
|
|
|
|
#define MST_MSCWR3 0x88
|
|
|
|
#define MST_MSCRD 0x90
|
|
|
|
#define MST_INTMSKENA 0xc0
|
|
|
|
#define MST_INTSETCLR 0xd0
|
|
|
|
#define MST_PCMCIA0 0xe0
|
|
|
|
#define MST_PCMCIA1 0xe4
|
|
|
|
|
|
|
|
typedef struct mst_irq_state{
|
2011-02-12 03:15:24 +03:00
|
|
|
SysBusDevice busdev;
|
|
|
|
|
2011-02-11 23:57:35 +03:00
|
|
|
qemu_irq parent;
|
2007-12-02 05:20:03 +03:00
|
|
|
|
|
|
|
uint32_t prev_level;
|
|
|
|
uint32_t leddat1;
|
|
|
|
uint32_t leddat2;
|
|
|
|
uint32_t ledctrl;
|
|
|
|
uint32_t gpswr;
|
|
|
|
uint32_t mscwr1;
|
|
|
|
uint32_t mscwr2;
|
|
|
|
uint32_t mscwr3;
|
|
|
|
uint32_t mscrd;
|
|
|
|
uint32_t intmskena;
|
|
|
|
uint32_t intsetclr;
|
|
|
|
uint32_t pcmcia0;
|
|
|
|
uint32_t pcmcia1;
|
|
|
|
}mst_irq_state;
|
|
|
|
|
|
|
|
static void
|
|
|
|
mst_fpga_set_irq(void *opaque, int irq, int level)
|
|
|
|
{
|
|
|
|
mst_irq_state *s = (mst_irq_state *)opaque;
|
2011-02-16 16:22:33 +03:00
|
|
|
uint32_t oldint = s->intsetclr & s->intmskena;
|
2007-12-02 05:20:03 +03:00
|
|
|
|
|
|
|
if (level)
|
|
|
|
s->prev_level |= 1u << irq;
|
|
|
|
else
|
|
|
|
s->prev_level &= ~(1u << irq);
|
|
|
|
|
2011-02-12 03:15:23 +03:00
|
|
|
if ((s->intmskena & (1u << irq)) && level)
|
|
|
|
s->intsetclr |= 1u << irq;
|
|
|
|
|
|
|
|
if (oldint != (s->intsetclr & s->intmskena))
|
|
|
|
qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
|
2007-12-02 05:20:03 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static uint32_t
|
2009-10-02 01:12:16 +04:00
|
|
|
mst_fpga_readb(void *opaque, target_phys_addr_t addr)
|
2007-12-02 05:20:03 +03:00
|
|
|
{
|
|
|
|
mst_irq_state *s = (mst_irq_state *) opaque;
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
case MST_LEDDAT1:
|
|
|
|
return s->leddat1;
|
|
|
|
case MST_LEDDAT2:
|
|
|
|
return s->leddat2;
|
|
|
|
case MST_LEDCTRL:
|
|
|
|
return s->ledctrl;
|
|
|
|
case MST_GPSWR:
|
|
|
|
return s->gpswr;
|
|
|
|
case MST_MSCWR1:
|
|
|
|
return s->mscwr1;
|
|
|
|
case MST_MSCWR2:
|
|
|
|
return s->mscwr2;
|
|
|
|
case MST_MSCWR3:
|
|
|
|
return s->mscwr3;
|
|
|
|
case MST_MSCRD:
|
|
|
|
return s->mscrd;
|
|
|
|
case MST_INTMSKENA:
|
|
|
|
return s->intmskena;
|
|
|
|
case MST_INTSETCLR:
|
|
|
|
return s->intsetclr;
|
|
|
|
case MST_PCMCIA0:
|
|
|
|
return s->pcmcia0;
|
|
|
|
case MST_PCMCIA1:
|
|
|
|
return s->pcmcia1;
|
|
|
|
default:
|
|
|
|
printf("Mainstone - mst_fpga_readb: Bad register offset "
|
2011-02-11 23:57:35 +03:00
|
|
|
"0x" TARGET_FMT_plx " \n", addr);
|
2007-12-02 05:20:03 +03:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2009-10-02 01:12:16 +04:00
|
|
|
mst_fpga_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
|
2007-12-02 05:20:03 +03:00
|
|
|
{
|
|
|
|
mst_irq_state *s = (mst_irq_state *) opaque;
|
|
|
|
value &= 0xffffffff;
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
case MST_LEDDAT1:
|
|
|
|
s->leddat1 = value;
|
|
|
|
break;
|
|
|
|
case MST_LEDDAT2:
|
|
|
|
s->leddat2 = value;
|
|
|
|
break;
|
|
|
|
case MST_LEDCTRL:
|
|
|
|
s->ledctrl = value;
|
|
|
|
break;
|
|
|
|
case MST_GPSWR:
|
|
|
|
s->gpswr = value;
|
|
|
|
break;
|
|
|
|
case MST_MSCWR1:
|
|
|
|
s->mscwr1 = value;
|
|
|
|
break;
|
|
|
|
case MST_MSCWR2:
|
|
|
|
s->mscwr2 = value;
|
|
|
|
break;
|
|
|
|
case MST_MSCWR3:
|
|
|
|
s->mscwr3 = value;
|
|
|
|
break;
|
|
|
|
case MST_MSCRD:
|
|
|
|
s->mscrd = value;
|
|
|
|
break;
|
|
|
|
case MST_INTMSKENA: /* Mask interupt */
|
|
|
|
s->intmskena = (value & 0xFEEFF);
|
2011-02-12 03:15:23 +03:00
|
|
|
qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
|
2007-12-02 05:20:03 +03:00
|
|
|
break;
|
|
|
|
case MST_INTSETCLR: /* clear or set interrupt */
|
|
|
|
s->intsetclr = (value & 0xFEEFF);
|
2011-02-16 16:22:33 +03:00
|
|
|
qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
|
2007-12-02 05:20:03 +03:00
|
|
|
break;
|
|
|
|
case MST_PCMCIA0:
|
|
|
|
s->pcmcia0 = value;
|
|
|
|
break;
|
|
|
|
case MST_PCMCIA1:
|
|
|
|
s->pcmcia1 = value;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Mainstone - mst_fpga_writeb: Bad register offset "
|
2011-02-11 23:57:35 +03:00
|
|
|
"0x" TARGET_FMT_plx " \n", addr);
|
2007-12-02 05:20:03 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-25 22:29:31 +04:00
|
|
|
static CPUReadMemoryFunc * const mst_fpga_readfn[] = {
|
2007-12-02 05:20:03 +03:00
|
|
|
mst_fpga_readb,
|
|
|
|
mst_fpga_readb,
|
|
|
|
mst_fpga_readb,
|
|
|
|
};
|
2009-08-25 22:29:31 +04:00
|
|
|
static CPUWriteMemoryFunc * const mst_fpga_writefn[] = {
|
2007-12-02 05:20:03 +03:00
|
|
|
mst_fpga_writeb,
|
|
|
|
mst_fpga_writeb,
|
|
|
|
mst_fpga_writeb,
|
|
|
|
};
|
|
|
|
|
|
|
|
|
2011-02-12 03:15:24 +03:00
|
|
|
static int mst_fpga_post_load(void *opaque, int version_id)
|
2007-12-02 05:20:03 +03:00
|
|
|
{
|
|
|
|
mst_irq_state *s = (mst_irq_state *) opaque;
|
|
|
|
|
2011-02-12 03:15:23 +03:00
|
|
|
qemu_set_irq(s->parent, s->intsetclr & s->intmskena);
|
2007-12-02 05:20:03 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-02-12 03:15:24 +03:00
|
|
|
static int mst_fpga_init(SysBusDevice *dev)
|
2007-12-02 05:20:03 +03:00
|
|
|
{
|
|
|
|
mst_irq_state *s;
|
|
|
|
int iomemtype;
|
|
|
|
|
2011-02-12 03:15:24 +03:00
|
|
|
s = FROM_SYSBUS(mst_irq_state, dev);
|
2007-12-02 05:20:03 +03:00
|
|
|
|
2011-02-12 03:15:24 +03:00
|
|
|
sysbus_init_irq(dev, &s->parent);
|
2007-12-02 05:20:03 +03:00
|
|
|
|
|
|
|
/* alloc the external 16 irqs */
|
2011-02-12 03:15:24 +03:00
|
|
|
qdev_init_gpio_in(&dev->qdev, mst_fpga_set_irq, MST_NUM_IRQS);
|
2007-12-02 05:20:03 +03:00
|
|
|
|
2009-06-14 12:38:51 +04:00
|
|
|
iomemtype = cpu_register_io_memory(mst_fpga_readfn,
|
2010-12-08 14:05:37 +03:00
|
|
|
mst_fpga_writefn, s, DEVICE_NATIVE_ENDIAN);
|
2011-02-12 03:15:24 +03:00
|
|
|
sysbus_init_mmio(dev, 0x00100000, iomemtype);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static VMStateDescription vmstate_mst_fpga_regs = {
|
|
|
|
.name = "mainstone_fpga",
|
|
|
|
.version_id = 0,
|
|
|
|
.minimum_version_id = 0,
|
|
|
|
.minimum_version_id_old = 0,
|
|
|
|
.post_load = mst_fpga_post_load,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_UINT32(prev_level, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(leddat1, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(leddat2, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(ledctrl, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(gpswr, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(mscwr1, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(mscwr2, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(mscwr3, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(mscrd, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(intmskena, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(intsetclr, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(pcmcia0, mst_irq_state),
|
|
|
|
VMSTATE_UINT32(pcmcia1, mst_irq_state),
|
|
|
|
VMSTATE_END_OF_LIST(),
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static SysBusDeviceInfo mst_fpga_info = {
|
|
|
|
.init = mst_fpga_init,
|
|
|
|
.qdev.name = "mainstone-fpga",
|
|
|
|
.qdev.desc = "Mainstone II FPGA",
|
|
|
|
.qdev.size = sizeof(mst_irq_state),
|
|
|
|
.qdev.vmsd = &vmstate_mst_fpga_regs,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void mst_fpga_register(void)
|
|
|
|
{
|
|
|
|
sysbus_register_withprop(&mst_fpga_info);
|
2007-12-02 05:20:03 +03:00
|
|
|
}
|
2011-02-12 03:15:24 +03:00
|
|
|
device_init(mst_fpga_register);
|