2013-07-07 14:32:15 +04:00
|
|
|
/*
|
|
|
|
* ARM gdb server stub
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
|
|
|
* Copyright (c) 2013 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
2015-12-07 19:23:44 +03:00
|
|
|
#include "qemu/osdep.h"
|
2013-06-29 06:18:45 +04:00
|
|
|
#include "qemu-common.h"
|
|
|
|
#include "exec/gdbstub.h"
|
2013-07-07 14:32:15 +04:00
|
|
|
|
|
|
|
/* Old gdb always expect FPA registers. Newer (xml-aware) gdb only expect
|
|
|
|
whatever the target description contains. Due to a historical mishap
|
|
|
|
the FPA registers appear in between core integer regs and the CPSR.
|
|
|
|
We hack round this by giving the FPA regs zero size when talking to a
|
|
|
|
newer gdb. */
|
|
|
|
|
2013-06-29 06:18:45 +04:00
|
|
|
int arm_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n)
|
2013-07-07 14:32:15 +04:00
|
|
|
{
|
2013-06-29 06:18:45 +04:00
|
|
|
ARMCPU *cpu = ARM_CPU(cs);
|
|
|
|
CPUARMState *env = &cpu->env;
|
|
|
|
|
2013-07-07 14:32:15 +04:00
|
|
|
if (n < 16) {
|
|
|
|
/* Core integer register. */
|
2013-07-07 15:05:05 +04:00
|
|
|
return gdb_get_reg32(mem_buf, env->regs[n]);
|
2013-07-07 14:32:15 +04:00
|
|
|
}
|
|
|
|
if (n < 24) {
|
|
|
|
/* FPA registers. */
|
|
|
|
if (gdb_has_xml) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
memset(mem_buf, 0, 12);
|
|
|
|
return 12;
|
|
|
|
}
|
|
|
|
switch (n) {
|
|
|
|
case 24:
|
|
|
|
/* FPA status register. */
|
|
|
|
if (gdb_has_xml) {
|
|
|
|
return 0;
|
|
|
|
}
|
2013-07-07 15:05:05 +04:00
|
|
|
return gdb_get_reg32(mem_buf, 0);
|
2013-07-07 14:32:15 +04:00
|
|
|
case 25:
|
|
|
|
/* CPSR */
|
2013-07-07 15:05:05 +04:00
|
|
|
return gdb_get_reg32(mem_buf, cpsr_read(env));
|
2013-07-07 14:32:15 +04:00
|
|
|
}
|
|
|
|
/* Unknown register. */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-06-29 06:18:45 +04:00
|
|
|
int arm_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
|
2013-07-07 14:32:15 +04:00
|
|
|
{
|
2013-06-29 06:18:45 +04:00
|
|
|
ARMCPU *cpu = ARM_CPU(cs);
|
|
|
|
CPUARMState *env = &cpu->env;
|
2013-07-07 14:32:15 +04:00
|
|
|
uint32_t tmp;
|
|
|
|
|
|
|
|
tmp = ldl_p(mem_buf);
|
|
|
|
|
|
|
|
/* Mask out low bit of PC to workaround gdb bugs. This will probably
|
|
|
|
cause problems if we ever implement the Jazelle DBX extensions. */
|
|
|
|
if (n == 15) {
|
|
|
|
tmp &= ~1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (n < 16) {
|
|
|
|
/* Core integer register. */
|
|
|
|
env->regs[n] = tmp;
|
|
|
|
return 4;
|
|
|
|
}
|
|
|
|
if (n < 24) { /* 16-23 */
|
|
|
|
/* FPA registers (ignored). */
|
|
|
|
if (gdb_has_xml) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return 12;
|
|
|
|
}
|
|
|
|
switch (n) {
|
|
|
|
case 24:
|
|
|
|
/* FPA status register (ignored). */
|
|
|
|
if (gdb_has_xml) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return 4;
|
|
|
|
case 25:
|
|
|
|
/* CPSR */
|
2016-02-23 18:36:43 +03:00
|
|
|
cpsr_write(env, tmp, 0xffffffff, CPSRWriteByGDBStub);
|
2013-07-07 14:32:15 +04:00
|
|
|
return 4;
|
|
|
|
}
|
|
|
|
/* Unknown register. */
|
|
|
|
return 0;
|
|
|
|
}
|