2020-07-06 20:39:45 +03:00
|
|
|
/*
|
2020-10-15 17:32:15 +03:00
|
|
|
* QEMU TCG vCPU common functionality
|
|
|
|
*
|
|
|
|
* Functionality common to all TCG vCPU variants: mttcg, rr and icount.
|
2020-07-06 20:39:45 +03:00
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2008 Fabrice Bellard
|
|
|
|
* Copyright (c) 2014 Red Hat Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "sysemu/tcg.h"
|
|
|
|
#include "sysemu/replay.h"
|
2022-01-22 16:23:41 +03:00
|
|
|
#include "sysemu/cpu-timers.h"
|
2020-07-06 20:39:45 +03:00
|
|
|
#include "qemu/main-loop.h"
|
|
|
|
#include "qemu/guest-random.h"
|
2023-03-03 11:49:48 +03:00
|
|
|
#include "qemu/timer.h"
|
2020-07-06 20:39:45 +03:00
|
|
|
#include "exec/exec-all.h"
|
2022-09-29 14:42:24 +03:00
|
|
|
#include "exec/hwaddr.h"
|
|
|
|
#include "exec/gdbstub.h"
|
2020-07-06 20:39:45 +03:00
|
|
|
|
2021-02-04 19:39:25 +03:00
|
|
|
#include "tcg-accel-ops.h"
|
|
|
|
#include "tcg-accel-ops-mttcg.h"
|
|
|
|
#include "tcg-accel-ops-rr.h"
|
|
|
|
#include "tcg-accel-ops-icount.h"
|
2020-07-06 20:39:45 +03:00
|
|
|
|
2020-10-15 17:32:15 +03:00
|
|
|
/* common functionality among all TCG variants */
|
2020-07-06 20:39:45 +03:00
|
|
|
|
2021-03-02 06:21:08 +03:00
|
|
|
void tcg_cpu_init_cflags(CPUState *cpu, bool parallel)
|
|
|
|
{
|
2023-02-16 12:09:48 +03:00
|
|
|
uint32_t cflags;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Include the cluster number in the hash we use to look up TBs.
|
|
|
|
* This is important because a TB that is valid for one cluster at
|
|
|
|
* a given physical address and set of CPU flags is not necessarily
|
|
|
|
* valid for another:
|
|
|
|
* the two clusters may have different views of physical memory, or
|
|
|
|
* may have different CPU features (eg FPU present or absent).
|
|
|
|
*/
|
|
|
|
cflags = cpu->cluster_index << CF_CLUSTER_SHIFT;
|
|
|
|
|
2021-03-02 06:21:08 +03:00
|
|
|
cflags |= parallel ? CF_PARALLEL : 0;
|
|
|
|
cflags |= icount_enabled() ? CF_USE_ICOUNT : 0;
|
2023-03-31 18:06:06 +03:00
|
|
|
cpu->tcg_cflags |= cflags;
|
2021-03-02 06:21:08 +03:00
|
|
|
}
|
|
|
|
|
2020-10-15 17:32:17 +03:00
|
|
|
void tcg_cpus_destroy(CPUState *cpu)
|
2020-07-06 20:39:45 +03:00
|
|
|
{
|
2020-10-15 17:32:15 +03:00
|
|
|
cpu_thread_signal_destroyed(cpu);
|
2020-07-06 20:39:45 +03:00
|
|
|
}
|
|
|
|
|
2020-10-15 17:32:17 +03:00
|
|
|
int tcg_cpus_exec(CPUState *cpu)
|
2020-07-06 20:39:45 +03:00
|
|
|
{
|
2020-10-15 17:32:15 +03:00
|
|
|
int ret;
|
|
|
|
assert(tcg_enabled());
|
|
|
|
cpu_exec_start(cpu);
|
|
|
|
ret = cpu_exec(cpu);
|
|
|
|
cpu_exec_end(cpu);
|
|
|
|
return ret;
|
2020-07-06 20:39:45 +03:00
|
|
|
}
|
|
|
|
|
2020-08-11 16:16:33 +03:00
|
|
|
/* mask must never be zero, except for A20 change call */
|
2021-02-04 19:39:25 +03:00
|
|
|
void tcg_handle_interrupt(CPUState *cpu, int mask)
|
2020-08-11 16:16:33 +03:00
|
|
|
{
|
|
|
|
g_assert(qemu_mutex_iothread_locked());
|
|
|
|
|
|
|
|
cpu->interrupt_request |= mask;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If called from iothread context, wake the target cpu in
|
|
|
|
* case its halted.
|
|
|
|
*/
|
|
|
|
if (!qemu_cpu_is_self(cpu)) {
|
|
|
|
qemu_cpu_kick(cpu);
|
|
|
|
} else {
|
|
|
|
qatomic_set(&cpu_neg(cpu)->icount_decr.u16.high, -1);
|
|
|
|
}
|
|
|
|
}
|
2021-02-04 19:39:25 +03:00
|
|
|
|
2022-09-29 14:42:25 +03:00
|
|
|
static bool tcg_supports_guest_debug(void)
|
|
|
|
{
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2022-09-29 14:42:24 +03:00
|
|
|
/* Translate GDB watchpoint type to a flags value for cpu_watchpoint_* */
|
|
|
|
static inline int xlat_gdb_type(CPUState *cpu, int gdbtype)
|
|
|
|
{
|
|
|
|
static const int xlat[] = {
|
|
|
|
[GDB_WATCHPOINT_WRITE] = BP_GDB | BP_MEM_WRITE,
|
|
|
|
[GDB_WATCHPOINT_READ] = BP_GDB | BP_MEM_READ,
|
|
|
|
[GDB_WATCHPOINT_ACCESS] = BP_GDB | BP_MEM_ACCESS,
|
|
|
|
};
|
|
|
|
|
|
|
|
CPUClass *cc = CPU_GET_CLASS(cpu);
|
|
|
|
int cputype = xlat[gdbtype];
|
|
|
|
|
|
|
|
if (cc->gdb_stop_before_watchpoint) {
|
|
|
|
cputype |= BP_STOP_BEFORE_ACCESS;
|
|
|
|
}
|
|
|
|
return cputype;
|
|
|
|
}
|
|
|
|
|
2022-12-06 18:20:27 +03:00
|
|
|
static int tcg_insert_breakpoint(CPUState *cs, int type, vaddr addr, vaddr len)
|
2022-09-29 14:42:24 +03:00
|
|
|
{
|
|
|
|
CPUState *cpu;
|
|
|
|
int err = 0;
|
|
|
|
|
|
|
|
switch (type) {
|
|
|
|
case GDB_BREAKPOINT_SW:
|
|
|
|
case GDB_BREAKPOINT_HW:
|
|
|
|
CPU_FOREACH(cpu) {
|
|
|
|
err = cpu_breakpoint_insert(cpu, addr, BP_GDB, NULL);
|
|
|
|
if (err) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return err;
|
|
|
|
case GDB_WATCHPOINT_WRITE:
|
|
|
|
case GDB_WATCHPOINT_READ:
|
|
|
|
case GDB_WATCHPOINT_ACCESS:
|
|
|
|
CPU_FOREACH(cpu) {
|
|
|
|
err = cpu_watchpoint_insert(cpu, addr, len,
|
|
|
|
xlat_gdb_type(cpu, type), NULL);
|
|
|
|
if (err) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return err;
|
|
|
|
default:
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-12-06 18:20:27 +03:00
|
|
|
static int tcg_remove_breakpoint(CPUState *cs, int type, vaddr addr, vaddr len)
|
2022-09-29 14:42:24 +03:00
|
|
|
{
|
|
|
|
CPUState *cpu;
|
|
|
|
int err = 0;
|
|
|
|
|
|
|
|
switch (type) {
|
|
|
|
case GDB_BREAKPOINT_SW:
|
|
|
|
case GDB_BREAKPOINT_HW:
|
|
|
|
CPU_FOREACH(cpu) {
|
|
|
|
err = cpu_breakpoint_remove(cpu, addr, BP_GDB);
|
|
|
|
if (err) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return err;
|
|
|
|
case GDB_WATCHPOINT_WRITE:
|
|
|
|
case GDB_WATCHPOINT_READ:
|
|
|
|
case GDB_WATCHPOINT_ACCESS:
|
|
|
|
CPU_FOREACH(cpu) {
|
|
|
|
err = cpu_watchpoint_remove(cpu, addr, len,
|
|
|
|
xlat_gdb_type(cpu, type));
|
|
|
|
if (err) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return err;
|
|
|
|
default:
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_remove_all_breakpoints(CPUState *cpu)
|
|
|
|
{
|
|
|
|
cpu_breakpoint_remove_all(cpu, BP_GDB);
|
|
|
|
cpu_watchpoint_remove_all(cpu, BP_GDB);
|
|
|
|
}
|
|
|
|
|
2021-02-04 19:39:25 +03:00
|
|
|
static void tcg_accel_ops_init(AccelOpsClass *ops)
|
|
|
|
{
|
|
|
|
if (qemu_tcg_mttcg_enabled()) {
|
|
|
|
ops->create_vcpu_thread = mttcg_start_vcpu_thread;
|
|
|
|
ops->kick_vcpu_thread = mttcg_kick_vcpu_thread;
|
|
|
|
ops->handle_interrupt = tcg_handle_interrupt;
|
|
|
|
} else {
|
|
|
|
ops->create_vcpu_thread = rr_start_vcpu_thread;
|
|
|
|
ops->kick_vcpu_thread = rr_kick_vcpu_thread;
|
2022-03-23 20:17:44 +03:00
|
|
|
|
|
|
|
if (icount_enabled()) {
|
|
|
|
ops->handle_interrupt = icount_handle_interrupt;
|
|
|
|
ops->get_virtual_clock = icount_get;
|
|
|
|
ops->get_elapsed_ticks = icount_get;
|
|
|
|
} else {
|
|
|
|
ops->handle_interrupt = tcg_handle_interrupt;
|
|
|
|
}
|
2021-02-04 19:39:25 +03:00
|
|
|
}
|
2022-09-29 14:42:24 +03:00
|
|
|
|
2022-09-29 14:42:25 +03:00
|
|
|
ops->supports_guest_debug = tcg_supports_guest_debug;
|
2022-09-29 14:42:24 +03:00
|
|
|
ops->insert_breakpoint = tcg_insert_breakpoint;
|
|
|
|
ops->remove_breakpoint = tcg_remove_breakpoint;
|
|
|
|
ops->remove_all_breakpoints = tcg_remove_all_breakpoints;
|
2021-02-04 19:39:25 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void tcg_accel_ops_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
AccelOpsClass *ops = ACCEL_OPS_CLASS(oc);
|
|
|
|
|
|
|
|
ops->ops_init = tcg_accel_ops_init;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo tcg_accel_ops_type = {
|
|
|
|
.name = ACCEL_OPS_NAME("tcg"),
|
|
|
|
|
|
|
|
.parent = TYPE_ACCEL_OPS,
|
|
|
|
.class_init = tcg_accel_ops_class_init,
|
|
|
|
.abstract = true,
|
|
|
|
};
|
2021-06-24 13:38:30 +03:00
|
|
|
module_obj(ACCEL_OPS_NAME("tcg"));
|
2021-02-04 19:39:25 +03:00
|
|
|
|
|
|
|
static void tcg_accel_ops_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&tcg_accel_ops_type);
|
|
|
|
}
|
|
|
|
type_init(tcg_accel_ops_register_types);
|