2007-10-29 02:42:18 +03:00
|
|
|
/*
|
|
|
|
* PowerMac NVRAM emulation
|
|
|
|
*
|
|
|
|
* Copyright (c) 2005-2007 Fabrice Bellard
|
|
|
|
* Copyright (c) 2007 Jocelyn Mayer
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2007-11-17 20:14:51 +03:00
|
|
|
#include "hw.h"
|
2008-12-24 23:26:14 +03:00
|
|
|
#include "firmware_abi.h"
|
|
|
|
#include "sysemu.h"
|
2007-10-29 02:42:18 +03:00
|
|
|
#include "ppc_mac.h"
|
|
|
|
|
2008-12-24 12:38:16 +03:00
|
|
|
/* debug NVR */
|
|
|
|
//#define DEBUG_NVR
|
|
|
|
|
|
|
|
#ifdef DEBUG_NVR
|
2009-05-13 21:53:17 +04:00
|
|
|
#define NVR_DPRINTF(fmt, ...) \
|
|
|
|
do { printf("NVR: " fmt , ## __VA_ARGS__); } while (0)
|
2008-12-24 12:38:16 +03:00
|
|
|
#else
|
2009-05-13 21:53:17 +04:00
|
|
|
#define NVR_DPRINTF(fmt, ...)
|
2008-12-24 12:38:16 +03:00
|
|
|
#endif
|
|
|
|
|
2007-10-29 02:42:18 +03:00
|
|
|
struct MacIONVRAMState {
|
2007-11-04 04:16:04 +03:00
|
|
|
target_phys_addr_t size;
|
|
|
|
int mem_index;
|
2009-02-07 13:48:26 +03:00
|
|
|
unsigned int it_shift;
|
2008-12-27 02:05:15 +03:00
|
|
|
uint8_t *data;
|
2007-10-29 02:42:18 +03:00
|
|
|
};
|
|
|
|
|
2008-12-27 02:05:23 +03:00
|
|
|
#define DEF_SYSTEM_SIZE 0xc10
|
|
|
|
|
2007-10-29 02:42:18 +03:00
|
|
|
/* Direct access to NVRAM */
|
|
|
|
uint32_t macio_nvram_read (void *opaque, uint32_t addr)
|
|
|
|
{
|
|
|
|
MacIONVRAMState *s = opaque;
|
|
|
|
uint32_t ret;
|
|
|
|
|
2008-12-27 02:05:15 +03:00
|
|
|
if (addr < s->size)
|
2007-10-29 02:42:18 +03:00
|
|
|
ret = s->data[addr];
|
|
|
|
else
|
|
|
|
ret = -1;
|
2008-12-24 12:38:16 +03:00
|
|
|
NVR_DPRINTF("read addr %04x val %x\n", addr, ret);
|
2007-10-29 02:42:18 +03:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
void macio_nvram_write (void *opaque, uint32_t addr, uint32_t val)
|
|
|
|
{
|
|
|
|
MacIONVRAMState *s = opaque;
|
|
|
|
|
2008-12-24 12:38:16 +03:00
|
|
|
NVR_DPRINTF("write addr %04x val %x\n", addr, val);
|
2008-12-27 02:05:15 +03:00
|
|
|
if (addr < s->size)
|
2007-10-29 02:42:18 +03:00
|
|
|
s->data[addr] = val;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* macio style NVRAM device */
|
|
|
|
static void macio_nvram_writeb (void *opaque,
|
|
|
|
target_phys_addr_t addr, uint32_t value)
|
|
|
|
{
|
|
|
|
MacIONVRAMState *s = opaque;
|
2007-11-04 04:16:04 +03:00
|
|
|
|
2009-02-07 13:48:26 +03:00
|
|
|
addr = (addr >> s->it_shift) & (s->size - 1);
|
2007-10-29 02:42:18 +03:00
|
|
|
s->data[addr] = value;
|
2008-12-24 12:38:16 +03:00
|
|
|
NVR_DPRINTF("writeb addr %04x val %x\n", (int)addr, value);
|
2007-10-29 02:42:18 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t macio_nvram_readb (void *opaque, target_phys_addr_t addr)
|
|
|
|
{
|
|
|
|
MacIONVRAMState *s = opaque;
|
|
|
|
uint32_t value;
|
|
|
|
|
2009-02-07 13:48:26 +03:00
|
|
|
addr = (addr >> s->it_shift) & (s->size - 1);
|
2007-10-29 02:42:18 +03:00
|
|
|
value = s->data[addr];
|
2008-12-24 12:38:16 +03:00
|
|
|
NVR_DPRINTF("readb addr %04x val %x\n", (int)addr, value);
|
2007-10-29 02:42:18 +03:00
|
|
|
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
2009-08-25 22:29:31 +04:00
|
|
|
static CPUWriteMemoryFunc * const nvram_write[] = {
|
2007-10-29 02:42:18 +03:00
|
|
|
&macio_nvram_writeb,
|
|
|
|
&macio_nvram_writeb,
|
|
|
|
&macio_nvram_writeb,
|
|
|
|
};
|
|
|
|
|
2009-08-25 22:29:31 +04:00
|
|
|
static CPUReadMemoryFunc * const nvram_read[] = {
|
2007-10-29 02:42:18 +03:00
|
|
|
&macio_nvram_readb,
|
|
|
|
&macio_nvram_readb,
|
|
|
|
&macio_nvram_readb,
|
|
|
|
};
|
|
|
|
|
2008-12-30 22:01:19 +03:00
|
|
|
static void macio_nvram_save(QEMUFile *f, void *opaque)
|
|
|
|
{
|
|
|
|
MacIONVRAMState *s = (MacIONVRAMState *)opaque;
|
|
|
|
|
|
|
|
qemu_put_buffer(f, s->data, s->size);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int macio_nvram_load(QEMUFile *f, void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
MacIONVRAMState *s = (MacIONVRAMState *)opaque;
|
|
|
|
|
|
|
|
if (version_id != 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
qemu_get_buffer(f, s->data, s->size);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-12-28 21:27:10 +03:00
|
|
|
static void macio_nvram_reset(void *opaque)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2009-02-07 13:48:26 +03:00
|
|
|
MacIONVRAMState *macio_nvram_init (int *mem_index, target_phys_addr_t size,
|
|
|
|
unsigned int it_shift)
|
2007-10-29 02:42:18 +03:00
|
|
|
{
|
|
|
|
MacIONVRAMState *s;
|
2007-11-04 04:16:04 +03:00
|
|
|
|
2007-10-29 02:42:18 +03:00
|
|
|
s = qemu_mallocz(sizeof(MacIONVRAMState));
|
2008-12-27 02:05:15 +03:00
|
|
|
s->data = qemu_mallocz(size);
|
2007-11-04 04:16:04 +03:00
|
|
|
s->size = size;
|
2009-02-07 13:48:26 +03:00
|
|
|
s->it_shift = it_shift;
|
2008-12-27 02:05:15 +03:00
|
|
|
|
2009-06-14 12:38:51 +04:00
|
|
|
s->mem_index = cpu_register_io_memory(nvram_read, nvram_write, s);
|
2007-11-04 04:16:04 +03:00
|
|
|
*mem_index = s->mem_index;
|
2008-12-30 22:01:19 +03:00
|
|
|
register_savevm("macio_nvram", -1, 1, macio_nvram_save, macio_nvram_load,
|
|
|
|
s);
|
2009-06-27 11:25:07 +04:00
|
|
|
qemu_register_reset(macio_nvram_reset, s);
|
2008-12-28 21:27:10 +03:00
|
|
|
macio_nvram_reset(s);
|
2007-10-29 02:42:18 +03:00
|
|
|
|
|
|
|
return s;
|
|
|
|
}
|
|
|
|
|
2007-11-04 04:16:04 +03:00
|
|
|
void macio_nvram_map (void *opaque, target_phys_addr_t mem_base)
|
|
|
|
{
|
|
|
|
MacIONVRAMState *s;
|
|
|
|
|
|
|
|
s = opaque;
|
2009-02-07 13:48:26 +03:00
|
|
|
cpu_register_physical_memory(mem_base, s->size << s->it_shift,
|
|
|
|
s->mem_index);
|
2007-11-04 04:16:04 +03:00
|
|
|
}
|
|
|
|
|
2008-12-24 23:26:14 +03:00
|
|
|
/* Set up a system OpenBIOS NVRAM partition */
|
2007-10-29 02:42:18 +03:00
|
|
|
void pmac_format_nvram_partition (MacIONVRAMState *nvr, int len)
|
|
|
|
{
|
2008-12-24 23:26:14 +03:00
|
|
|
unsigned int i;
|
|
|
|
uint32_t start = 0, end;
|
|
|
|
struct OpenBIOS_nvpart_v1 *part_header;
|
|
|
|
|
|
|
|
// OpenBIOS nvram variables
|
|
|
|
// Variable partition
|
|
|
|
part_header = (struct OpenBIOS_nvpart_v1 *)nvr->data;
|
|
|
|
part_header->signature = OPENBIOS_PART_SYSTEM;
|
|
|
|
pstrcpy(part_header->name, sizeof(part_header->name), "system");
|
|
|
|
|
|
|
|
end = start + sizeof(struct OpenBIOS_nvpart_v1);
|
|
|
|
for (i = 0; i < nb_prom_envs; i++)
|
|
|
|
end = OpenBIOS_set_var(nvr->data, end, prom_envs[i]);
|
|
|
|
|
|
|
|
// End marker
|
|
|
|
nvr->data[end++] = '\0';
|
|
|
|
|
|
|
|
end = start + ((end - start + 15) & ~15);
|
2008-12-27 02:05:23 +03:00
|
|
|
/* XXX: OpenBIOS is not able to grow up a partition. Leave some space for
|
|
|
|
new variables. */
|
|
|
|
if (end < DEF_SYSTEM_SIZE)
|
|
|
|
end = DEF_SYSTEM_SIZE;
|
2008-12-24 23:26:14 +03:00
|
|
|
OpenBIOS_finish_partition(part_header, end - start);
|
|
|
|
|
|
|
|
// free partition
|
|
|
|
start = end;
|
|
|
|
part_header = (struct OpenBIOS_nvpart_v1 *)&nvr->data[start];
|
|
|
|
part_header->signature = OPENBIOS_PART_FREE;
|
|
|
|
pstrcpy(part_header->name, sizeof(part_header->name), "free");
|
|
|
|
|
|
|
|
end = len;
|
|
|
|
OpenBIOS_finish_partition(part_header, end - start);
|
2007-10-29 02:42:18 +03:00
|
|
|
}
|