2012-04-03 01:20:08 +04:00
|
|
|
/*
|
|
|
|
* QEMU x86 CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
|
|
*/
|
|
|
|
#ifndef QEMU_I386_CPU_QOM_H
|
|
|
|
#define QEMU_I386_CPU_QOM_H
|
|
|
|
|
2012-12-17 21:19:50 +04:00
|
|
|
#include "qom/cpu.h"
|
2012-04-03 01:20:08 +04:00
|
|
|
#include "cpu.h"
|
2012-12-17 21:19:43 +04:00
|
|
|
#include "qapi/error.h"
|
2012-04-03 01:20:08 +04:00
|
|
|
|
|
|
|
#ifdef TARGET_X86_64
|
|
|
|
#define TYPE_X86_CPU "x86_64-cpu"
|
|
|
|
#else
|
|
|
|
#define TYPE_X86_CPU "i386-cpu"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define X86_CPU_CLASS(klass) \
|
|
|
|
OBJECT_CLASS_CHECK(X86CPUClass, (klass), TYPE_X86_CPU)
|
|
|
|
#define X86_CPU(obj) \
|
|
|
|
OBJECT_CHECK(X86CPU, (obj), TYPE_X86_CPU)
|
|
|
|
#define X86_CPU_GET_CLASS(obj) \
|
|
|
|
OBJECT_GET_CLASS(X86CPUClass, (obj), TYPE_X86_CPU)
|
|
|
|
|
|
|
|
/**
|
|
|
|
* X86CPUClass:
|
2013-01-16 06:41:47 +04:00
|
|
|
* @parent_realize: The parent class' realize handler.
|
2012-04-03 01:20:08 +04:00
|
|
|
* @parent_reset: The parent class' reset handler.
|
|
|
|
*
|
|
|
|
* An x86 CPU model or family.
|
|
|
|
*/
|
|
|
|
typedef struct X86CPUClass {
|
|
|
|
/*< private >*/
|
|
|
|
CPUClass parent_class;
|
|
|
|
/*< public >*/
|
|
|
|
|
2013-01-16 06:41:47 +04:00
|
|
|
DeviceRealize parent_realize;
|
2012-04-03 01:20:08 +04:00
|
|
|
void (*parent_reset)(CPUState *cpu);
|
|
|
|
} X86CPUClass;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* X86CPU:
|
|
|
|
* @env: #CPUX86State
|
|
|
|
*
|
|
|
|
* An x86 CPU.
|
|
|
|
*/
|
|
|
|
typedef struct X86CPU {
|
|
|
|
/*< private >*/
|
|
|
|
CPUState parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
CPUX86State env;
|
2013-05-06 20:20:08 +04:00
|
|
|
|
2013-06-05 17:18:40 +04:00
|
|
|
bool hyperv_vapic;
|
|
|
|
bool hyperv_relaxed_timing;
|
|
|
|
int hyperv_spinlock_attempts;
|
2013-06-04 17:13:14 +04:00
|
|
|
bool check_cpuid;
|
|
|
|
bool enforce_cpuid;
|
2013-06-05 17:18:40 +04:00
|
|
|
|
2013-09-02 19:06:37 +04:00
|
|
|
/* if true the CPUID code directly forward host cache leaves to the guest */
|
|
|
|
bool cache_info_passthrough;
|
|
|
|
|
2013-05-06 20:20:08 +04:00
|
|
|
/* Features that were filtered out because of missing host capabilities */
|
|
|
|
uint32_t filtered_features[FEATURE_WORDS];
|
2013-07-27 00:09:36 +04:00
|
|
|
|
|
|
|
/* Enable PMU CPUID bits. This can't be enabled by default yet because
|
|
|
|
* it doesn't have ABI stability guarantees, as it passes all PMU CPUID
|
|
|
|
* bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
|
|
|
|
* capabilities) directly to the guest.
|
|
|
|
*/
|
|
|
|
bool enable_pmu;
|
2013-12-23 13:04:02 +04:00
|
|
|
|
|
|
|
/* in order to simplify APIC support, we leave this pointer to the
|
|
|
|
user */
|
|
|
|
struct DeviceState *apic_state;
|
2012-04-03 01:20:08 +04:00
|
|
|
} X86CPU;
|
|
|
|
|
|
|
|
static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
|
|
|
|
{
|
2013-05-10 18:34:06 +04:00
|
|
|
return container_of(env, X86CPU, env);
|
2012-04-03 01:20:08 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
|
|
|
|
|
2013-02-22 22:10:01 +04:00
|
|
|
#define ENV_OFFSET offsetof(X86CPU, env)
|
2012-04-03 01:20:08 +04:00
|
|
|
|
2013-02-02 16:38:08 +04:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
extern const struct VMStateDescription vmstate_x86_cpu;
|
|
|
|
#endif
|
|
|
|
|
2013-02-02 13:57:51 +04:00
|
|
|
/**
|
|
|
|
* x86_cpu_do_interrupt:
|
|
|
|
* @cpu: vCPU the interrupt is to be handled by.
|
|
|
|
*/
|
|
|
|
void x86_cpu_do_interrupt(CPUState *cpu);
|
|
|
|
|
2013-04-19 18:45:06 +04:00
|
|
|
int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
int cpuid, void *opaque);
|
|
|
|
int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
int cpuid, void *opaque);
|
|
|
|
int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
void *opaque);
|
|
|
|
int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
|
|
|
|
void *opaque);
|
|
|
|
|
2013-05-28 15:52:01 +04:00
|
|
|
void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
|
|
|
|
Error **errp);
|
|
|
|
|
2013-05-27 03:33:50 +04:00
|
|
|
void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
|
|
|
|
int flags);
|
|
|
|
|
2013-06-29 20:55:54 +04:00
|
|
|
hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
|
|
|
|
|
2013-06-29 06:18:45 +04:00
|
|
|
int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
|
|
|
|
int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
|
|
|
|
|
2012-04-03 01:20:08 +04:00
|
|
|
#endif
|